scispace - formally typeset
Search or ask a question
Author

Sung-Li Wang

Bio: Sung-Li Wang is an academic researcher from TSMC. The author has contributed to research in topics: Layer (electronics) & Dielectric. The author has an hindex of 6, co-authored 8 publications receiving 636 citations.

Papers
More filters
Patent
Sung-Li Wang1, Ding-Kang Shih1, Chin-Hsiang Lin1, Sey-Ping Sun1, Clement Hsingjen Wann1 
23 Mar 2012
TL;DR: In this paper, the authors describe a contact structure for a semiconductor device consisting of a substrate comprising a major surface and a cavity below the major surface, wherein a strained material in the cavity is different from a lattice constant of the substrate.
Abstract: The disclosure relates to a semiconductor device. An exemplary structure for a contact structure for a semiconductor device comprises a substrate comprising a major surface and a cavity below the major surface; a strained material in the cavity, wherein a lattice constant of the strained material is different from a lattice constant of the substrate; a Ge-containing dielectric layer over the strained material; and a metal layer over the Ge-containing dielectric layer.

454 citations

Patent
21 Apr 2014
TL;DR: In this article, a dual-layer etch stop is formed over the fin structures and comprises a first sublayer and a second sub-layer, each of which has a widest mid-region between an upper-surface and an under-surface.
Abstract: Fin structures are formed on a substrate. An isolation region is between the fin structures. The fin structures comprise epitaxial regions extending above the isolation region. Each of the epitaxial regions has a widest mid-region between an upper-surface and an under-surface. A dual-layer etch stop is formed over the fin structures and comprises a first sub-layer and a second sub-layer. The first sub-layer is along the upper- and under-surfaces and the isolation region. The second sub-layer is over the first sub-layer and along the upper-surfaces, and the second sub-layer merges together proximate the widest mid-regions of the epitaxial regions. Portions of the dual-layer etch stop are removed from the upper- and under-surfaces. A dielectric layer is formed on the upper- and under-surfaces. A metal layer is formed on the dielectric layer on the upper-surfaces. A barrier layer is formed on the metal layer and along the under-surfaces.

106 citations

Patent
19 Sep 2014
TL;DR: In this paper, the authors proposed a contact structure for a semiconductor device consisting of a substrate comprising a major surface and a trench below the major surface, where a strained material filling the trench, wherein a lattice constant of the strained material is different from a lattices constant of substrate, has received a passivation treatment.
Abstract: The invention relates to a contact structure of a semiconductor device. An exemplary structure for a contact structure for a semiconductor device comprises a substrate comprising a major surface and a trench below the major surface; a strained material filling the trench, wherein a lattice constant of the strained material is different from a lattice constant of the substrate, and wherein a surface of the strained material has received a passivation treatment; an inter-layer dielectric (ILD) layer having an opening over the strained material, wherein the opening comprises dielectric sidewalls and a strained material bottom; a dielectric layer coating the sidewalls and bottom of the opening, wherein the dielectric layer has a thickness ranging from 1 nm to 10 nm; a metal barrier coating an opening of the dielectric layer; and a metal layer filling a coated opening of the dielectric layer.

33 citations

Patent
16 Jan 2015
TL;DR: In this article, the authors describe a semiconductor device with a substrate comprising a first fin and a second fin, and a first epitaxial fin is disposed over the first fin.
Abstract: Semiconductor devices, fin field effect transistor (FinFET) devices, and methods of manufacturing semiconductor devices are disclosed. In some embodiments, a semiconductor device includes a substrate comprising a first fin and a second fin. A first epitaxial fin is disposed over the first fin, and a second epitaxial fin is disposed over the second fin. The second fin is proximate the first fin. The first epitaxial fin and the second epitaxial fin have an upper portion with a substantially pillar shape.

18 citations

Patent
Sey-Ping Sun1, Sung-Li Wang1, Chin-Hsiang Lin1, Neng-Kuo Chen1, Clement Hsingjen Wann1 
31 Jan 2013
TL;DR: In this paper, a FinFET device is fabricated by first receiving a Fin-FET precursor, which includes a substrate, fins on the substrate, isolation regions on sides of the fin and dummy gate stacks.
Abstract: A FinFET device is fabricated by first receiving a FinFET precursor. The FinFET precursor includes a substrate, fins on the substrate, isolation regions on sides of the fins and dummy gate stacks on the substrate including wrapping a portion of the fin, which is referred to as a gate channel region. The dummy gate stacks is removed to form a gate trench and a gate dielectric layer is deposited in the gate trench. A metal stressor layer (MSL) is conformably deposited on the gate dielectric layer. A capping layer is deposited on the MSL. A thermal treatment is applied to the MSL to achieve a volume expansion. Then the capping layer is removed and a metal gate (MG) is formed on the MSL.

16 citations


Cited by
More filters
Patent
13 Nov 2015
TL;DR: In this paper, a method for fabricating a semiconductor device includes forming a first fin and a second fin on a substrate and forming a metal-gate line over the first and second gate regions.
Abstract: A method for fabricating a semiconductor device includes forming a first fin and a second fin on a substrate. The first fin has a first gate region and the second fin has a second gate region. The method also includes forming a metal-gate line over the first and second gate regions. The metal-gate line extends from the first fin to the second fin. The method also includes applying a line-cut to separate the metal-gate line into a first sub-metal gate line and a second sub-metal gate line and forming an isolation region within the line cut.

421 citations

Patent
13 Mar 2014
TL;DR: In this article, the authors propose a semiconductor device consisting of a PMOS FinFET and an NMOS fin, where the former contains silicon germanium and the latter contains silicon oxide.
Abstract: A semiconductor device includes a PMOS FinFET and an NMOS FinFET. The PMOS FinFET includes a substrate, a silicon germanium layer disposed over the substrate, a silicon layer disposed over the silicon germanium layer, and a PMOS fin disposed over the silicon layer. The PMOS fin contains silicon germanium. The NMOS FinFET includes the substrate, a silicon germanium oxide layer disposed over the substrate, a silicon oxide layer disposed over the silicon germanium oxide layer, and an NMOS fin disposed over the silicon oxide layer. The NMOS fin contains silicon. The silicon germanium oxide layer and the silicon oxide layer collectively define a concave recess in a horizontal direction. The concave recess is partially disposed below the NMOS fin.

273 citations

Patent
10 Feb 2014
TL;DR: In this article, a gate pattern and a source/drain region are formed at both sides of the gate pattern, and the first insulation layer pattern having an exposed portion of the source/drain region, forming a silicide layer on the exposed source and drain region, and forming a second insulation layer covering the entire surface of the substrate.
Abstract: Provided are a semiconductor device, which can facilitate a salicide process and can prevent a gate from being damaged due to misalign, and a method of manufacturing of the semiconductor device. The method includes forming a first insulation layer pattern on a substrate having a gate pattern and a source/drain region formed at both sides of the gate pattern, the first insulation layer pattern having an exposed portion of the source/drain region, forming a silicide layer on the exposed source/drain region, forming a second insulation layer on the entire surface of the substrate to cover the first insulation layer pattern and the silicide layer, and forming a contact hole in the second insulation layer to expose the silicide layer.

259 citations

Patent
26 Sep 2014
TL;DR: In this paper, the authors describe a semiconductor device and method of fabricating thereof that includes a substrate having a fin with a top surface and a first and second lateral sidewall.
Abstract: A semiconductor device and method of fabricating thereof is described that includes a substrate having a fin with a top surface and a first and second lateral sidewall. A hard mask layer may be formed on the top surface of the fin (e.g., providing a dual-gate device). A gate dielectric layer and work function metal layer are formed on the first and second lateral sidewalls of the fin. A silicide layer is formed on the work function metal layer on the first and the second lateral sidewalls of the fin. The silicide layer may be a fully-silicided layer and may provide a stress to the channel region of the device disposed in the fin.

167 citations

Patent
Kuo-Cheng Ching1, Ching-Wei Tsai1, Chi-Wen Liu1, Chih-Hao Wang1, Ying-Keung Leung1 
31 Mar 2015
TL;DR: In this article, the authors define isolation regions extending into a semiconductor substrate, with a substrate strip between opposite portions of the isolation regions having a first width, where an upper portion of the source/drain region has a second width greater than the first width.
Abstract: A device includes isolation regions extending into a semiconductor substrate, with a substrate strip between opposite portions of the isolation regions having a first width. A source/drain region has a portion overlapping the substrate strip, wherein an upper portion of the source/drain region has a second width greater than the first width. The upper portion of the source/drain region has substantially vertical sidewalls. A source/drain silicide region has inner sidewalls contacting the vertical sidewalls of the source/drain region.

112 citations