scispace - formally typeset
Search or ask a question
Journal ArticleDOI

A Cascaded Gate Driver Architecture to Increase the Switching Speed of Power Devices in Series Connection

01 Apr 2021-IEEE Journal of Emerging and Selected Topics in Power Electronics (Institute of Electrical and Electronics Engineers (IEEE))-Vol. 9, Iss: 2, pp 2285-2294
TL;DR: This article presents a cascaded gate driver (CGDA) architecture to improve the switching speed of series-connected power devices by reducing the equivalent parasitic capacitance of the gate driver circuitry considering the gateDriver architectures.
Abstract: This article presents a cascaded gate driver (CGDA) architecture to improve the switching speed of series-connected power devices. The main idea is to propose a new technique to increase $dV/dt$ of the devices when their voltages are already balanced. In complex power converters such as multicell and multilevel topologies, and series-connected power devices, many driver circuits are required and implemented. In such converters, there are several $dV/dt$ sources generated at different floating points associated with the parasitic capacitances of the isolated barriers of the gate drivers (supplies and control signal isolation units), which can amplify the conducted electromagnetic interference (EMI) perturbations, and therefore, the switching speed of the power devices can be affected. This article is focused on the analysis of a new cascaded configuration of gate drivers to increase the switching speed and, consequently, reducing the switching losses of the series-connected transistor topologies. This improvement is achieved by reducing the equivalent parasitic capacitance of the gate driver circuitry considering the gate driver architectures: a new concept of cascaded gate driver is presented. Theoretical and experimental measurements are used to support the cascade gate driver architecture proposed in this article.

Summary (2 min read)

Introduction

  • Hence, the medium-voltage grid and direct medium-voltage applications are becoming increasingly important.
  • The cost and volume of the system can be increased due to the additional passive components in the clamp circuits.
  • In such a way, the package is not sufficient since the parasitic capacitance introduced by the gate drive circuitry is one of the main causes of voltage unbalancing [10].

A. Gate Drive Power Supply Parasitic Capacitance

  • In Fig. 1 is shown the classical gate drive circuitry where are highlighted the parasitic capacitances introduced by DCDC power supplies (Cps) and signal transmission functions of gate drivers (Ciso).
  • The parasitic capacitances Cps and Ciso have the same dynamic influence on the system.
  • Both GND and -VDC are isolated from each other.
  • Therefore, isolated power converters are implemented in order to enable the isolation dedicated to the power supply parts, and optocouplers or optical fibers are used to isolate the paths for the control signals.
  • Parasitic elements of the gate drive power supply and its connections.

B. Packaging/Layout Parasitic Capacitance

  • To analyze the influence of parasitic capacitances introduced by the classical packaging/layout, a cross section of a simplified planar package and its main elements are shown in Fig. 3, which includes a base-plate, a DBC substrate, and two vertical series-connected SiC-MOSFETs.
  • In Fig. 4 is shown an electrical scheme of two SiCMOSFETs connected in series, where Cpac1 and Cpac2 are the drain attached copper trace to ground parasitic capacitances associated to the devices S1 and S2, respectively.
  • The capacitors Cpac can be estimated based on the planar capacitance formula (1).
  • Ics since the devices are considered identical.

III. A NOVEL MULTI-STEP PACKAGING CONCEPT

  • To compensate the parasitic currents that flow into the gate drive circuitry, a novel Multi-Step Packaging (MSP) concept is proposed in this work.
  • As shown in Fig. 7 for two series-connected devices, three parasitic capacitances are introduced.
  • In Fig. 8 is shown the electrical circuit configuration of the parasitic capacitances of the proposed MSP geometry and gate drive circuitry.
  • The green zone represents the parasitic capacitance network introduced by the MSP, where the capacitances Cpac are located between the drain and source terminals of each device.
  • The mathematical recurrence, expressed by Eq. (8) can be written to find the appropriate values of Cpac that compensate the Cps influence on the voltage balancing for N-seriesconnected devices.

IV. EXPERIMENTAL ANALYSES

  • As shown in Fig. 11, a switching cell with two seriesconnected SiC-MOSFETs C2M0080120D (1200 V, 36 A), and one diode STPSC40H12CWL (1200V, 20A) has been used to investigate the influence of the proposed package concept on the voltage balancing under a total blocking voltage of 1 kV.
  • As it is well known, the load current has a proportional influence on the switching speed [36], which in turns lead to great differences between Vds2 and Vds1.
  • Analyzing the voltage balancing across the series-connected SiC-MOSFETs as shown in Fig. 15, it can be seen that the voltage sharing has a small variation with the load current.
  • On the other hand, high values of Cpac increases the MSP performance in terms of voltage balancing since the mismatch between device intrinsic capacitances can be nullified by the capacitances Cpac.
  • The study presented in [27] reveals that if the additional dielectric layers have small thermal resistances with respect to the other thermal resistance on the path of the heat flux, than, the MSP geometry has a limited impact on the distribution of the junction temperatures of the devices implemented on each step of the package.

V. CONCLUSION

  • In this paper is analyzed a novel natural self-balancing voltage technique for series-connected SiC-MOSFETs.
  • The propose method takes advantage of the parasitic capacitances introduced by a multi-step package to compensate the parasitic capacitances introduced by the gate driver circuitry and to reduce the voltage unbalancing across the power devices.
  • In a first step, basics and concepts are explained using mathematical analysis.
  • As expected, the proposed package shows better performance than the traditional planar package in terms of voltage balancing.
  • The authors believe that the proposed packaging can be applied as a preventive solution.

Did you find this useful? Give us your feedback

Content maybe subject to copyright    Report

HAL Id: hal-03030290
https://hal.archives-ouvertes.fr/hal-03030290
Submitted on 29 Dec 2020
HAL is a multi-disciplinary open access
archive for the deposit and dissemination of sci-
entic research documents, whether they are pub-
lished or not. The documents may come from
teaching and research institutions in France or
abroad, or from public or private research centers.
L’archive ouverte pluridisciplinaire HAL, est
destinée au dépôt et à la diusion de documents
scientiques de niveau recherche, publiés ou non,
émanant des établissements d’enseignement et de
recherche français ou étrangers, des laboratoires
publics ou privés.
A Cascaded Gate Driver Architecture to Increase the
Switching Speed of Power Devices in Series Connection
Luciano F S Alves, Van-Sang Nguyen, Pierre Lefranc, Jean-Christophe
Crebier, Pierre-Olivier Jeannin, Benoit Sarrazin
To cite this version:
Luciano F S Alves, Van-Sang Nguyen, Pierre Lefranc, Jean-Christophe Crebier, Pierre-Olivier Jeannin,
et al.. A Cascaded Gate Driver Architecture to Increase the Switching Speed of Power Devices in
Series Connection. IEEE Journal of Emerging and Selected Topics in Power Electronics, Institute of
Electrical and Electronics Engineers, 2021, 9 (2), �10.1109/JESTPE.2020.3006748�. �hal-03030290�

1
A Novel Packaging Technique for Natural Voltage
Balancing of Series-Connected SiC-MOSFETs
Luciano F. S. Alves, Member, IEEE, Pierre LEFRANC, Jean-Christophe CREBIER, Member, IEEE, Pierre-Olivier
JEANNIN, and Benoit SARRAZIN, Member, IEEE
Abstract—This paper presents a novel packaging technique
to improve the voltage sharing performances of series-connected
SiC-MOSFETs. The proposed method takes advantage of the par-
asitic capacitance network introduced by the packaging dielectric
isolation layers in order to reduce the voltage unbalancing across
the series-connected devices. In a first step, the study carried out
in this work explains how the parasitic capacitance networks
introduced by the classic planar packaging and the gate drive
circuits unbalance the voltages across the devices. Therefore, a
new packaging concept is proposed in order to compensate the
effects of the gate driver parasitic capacitances. The concept is
introduced and analyzed thanks to equivalent models and time
domain simulations. To verify the analysis, the voltage sharing
between two series-connected 1.2 kV SiC-MOSFETs is tested
in a pulse test setup. The experimental results confirm that the
proposed voltage balancing technique can drastically improve the
voltage sharing performance.
Index Terms—Series-Connection, SiC-MOSFETs, Gate Driver,
Parasitic Capacitances.
I. INTRODUCTION
T
HE energy transition with grid integration of distributed
energy resources, motor drive systems, and data cen-
ters leads to new challenges for power generation. Hence,
the medium-voltage grid and direct medium-voltage ap-
plications are becoming increasingly important. Medium-
voltage high-power converters have great potential for a
wide variety of medium-voltage applications, such as high-
voltage direct current (HVDC), medium-voltage direct current
(MVDC), smart/super/micro-grids, drives for electrical ma-
chines, medium-voltage pulse generators for plasma applica-
tions, etc [1]. The common characteristic of the mentioned
applications is the high voltage ratings and the search for
maximizing the efficiency and output power capability of these
critical systems, which can be achieved by increasing the
blocking voltage of the devices. To this end, advancements
in power electronic technology areas such as semiconductor
devices and converter topologies have been investigated to
improve the blocking voltage, power density, and efficiency,
which can lower overall system cost and electricity consump-
tion [2], [3].
Using series-connected devices is an attractive way for
reaching higher blocking voltage with low-voltage devices.
The authors are with the Grenoble Electrical Engineering Labora-
tory (G2Elab) Universite Grenoble Alpes, Grenoble 38400, France,
and also with the Centre National de la Recherche Scientifique
(CNRS), Paris 75016, France (e-mail:Luciano-Francisco.Sousa-Alves, Van-
Sang.Nguyen, Pierre.Lefranc, jean-christophe.crebier, Pierre-Olivier.Jeannin,
Benoit.Sarrazin@g2elab.grenoble-inp.fr).
Manuscript received April 19, 2005; revised August 26, 2015.
According to a study carried out in [4], using individual semi-
conductors in series results in lower cost, higher efficiency,
and features better on-resistance and higher current density
than using a single higher voltage device. However, series
connection of power devices introduces multiple challenges
related to the breakdown voltage, switching speed and switch-
ing transition location unbalance problems across each power
device [5]–[8].
Substantial works have been done to analyze the causes of
the power device voltage unbalance, and several techniques
have been proposed to reduce this problem. The voltage
unbalance is mainly due to device’s parameters spread, gate-
drive delay time jitter and parasitic elements, especially the
one between each series connection potential and ground or
reference potential [9]–[12]. Passive snubber circuits [13]–
[17], active voltage clamping [18], [19], active gate control
[12], [20]–[23] and natural self-voltage balancing techniques
[10], [11], [24], [25], are used to improve the voltage sharing
performance.
Passive snubber circuits are a common method applied for
voltage balancing applications in industry due to its simple
design and implementation. However, in medium-voltage high-
frequency applications, passive methods lead to high power
loss due to the stress of higher dv/dt rates on the passive
components [26]. The cost and volume of the system can also
be increased due to the additional passive components in the
snubber circuits.
Active voltage clamping method is an effective way to
ensure an acceptable static voltage sharing across the devices.
However, the cost and volume of the system can be increased
due to the additional passive components in the clamp circuits.
Moreover, some methods require separate high-voltage rated
auxiliary voltage sources to clamp each driving voltage at the
desired voltage levels. Speed response can also become an
issue, especially when high speed power devices are used,
such as SiC devices.
Compared to passive techniques or voltage clamping meth-
ods, active gate control tends to provide less losses, and more
compact footprint. On the other hand, active gate controls are
more complex to be implemented.
The main idea of natural self-voltage balancing methods is
to work on the parasitic capacitances of the switching cell to
mitigate the voltage unbalancing across the series-connected
devices. In such a way, passive or active clamping techniques
can be sized down and ideally removed.
In [25], a compact series-connected SiC-MOSFET module
using a single external gate driver is proposed. The proposed

2
technique takes advantage of the layout capacitances related to
the gate terminals to improve the voltage sharing performance
and achieve the energy storage units. In [11], [27], a multi-
step packaging concept was introduced for series-connected
SiC-MOSFETs. The proposed natural self-voltage balancing
concept considers optimal dielectric isolation for each device
in the stack leading to a multi-step geometry. It has a signif-
icant impact on the parasitic capacitances introduced by the
packaging structure, which is responsible for voltage balancing
problems. However, the proposed package does not solve the
voltage balancing problems caused by the gate driver parasitic
elements. In such a way, the package is not sufficient since
the parasitic capacitance introduced by the gate drive circuitry
is one of the main causes of voltage unbalancing [10]. In the
experimental set-up, the authors use batteries to supply the
gate drivers, mitigating the effects of the parasitic capacitances
introduced by the gate drive power supplies. Furthermore, the
voltage sharing performance under different load conditions is
not analyzed.
Based on the study carried out in [11], a novel package
geometry is analyzed in this paper. The natural self-voltage
balancing technique takes advantage of parasitic capacitances
introduced by a new package geometry to compensate the
impacts of the parasitic capacitances introduced by gate drive
power supplies.
The paper is organized as follows. In Section II, theoretical
analyses are done to investigate the impact of the parasitic
capacitances introduced by the classical planar packaging
and gate drive circuits. Section III presents a novel concept
of packaging and explains how the proposed package can
improve the voltage balancing across the series-connected
SiC-MOSFETs. In Section IV, the proposed packaging is
experimentally validated. Section V presents the conclusions
of this paper.
II. IMPACT OF GATE DRIVER AND PACKAGING/LAYOUT
PARASITIC CAPACITANCES ON VOLTAGE SHARING
PERFORMANCE
A. Gate Drive Power Supply Parasitic Capacitance
In Fig. 1 is shown the classical gate drive circuitry where
are highlighted the parasitic capacitances introduced by DC-
DC power supplies (C
ps
) and signal transmission functions of
gate drivers (C
iso
). The parasitic capacitances C
ps
and C
iso
have the same dynamic influence on the system. However,
in the present work, it is considered that the capacitance
C
iso
is negligible in relation to C
ps
since in the experiments,
isolated signals are implemented by optical fibers. In Fig. 2 is
shown the parasitic elements of the gate drive power supply
and its connections, where Z
p
and Z
s
are, respectively, the
impedances on the primary and secondary sides of gate driver
isolation barriers. As can be seen, two reference potentials are
presented in classical switching cells [28], [29], i.e., the ground
or reference potential of the remote control circuit (GND) and
the reference potential of the power circuit (-VDC). Both GND
and -VDC are isolated from each other. Therefore, isolated
power converters are implemented in order to enable the
isolation dedicated to the power supply parts, and optocouplers
or optical fibers are used to isolate the paths for the control
signals. It is important to note that, for security reasons the
heatsink is usually attached to the reference potential of the
remote control circuit (GND), not to -VDC.
Cps
Gate Drive Power Supply
Gate
Signal
Optocoupler
Ciso
Buffer
Sn
Sn-1
+
-
-VDC
Fig. 1. Parasitic capacitances introduced by gate drive circuits.
Gate Driver
Insulation Barrier
Zs
HeatSink
GND
Sn
Sn-1
-VDC
GND
Zp
Cps
Fig. 2. Parasitic elements of the gate drive power supply and its connections.
Because of the high dv/dt during the switching transients,
high charge/discharge currents through the parasitic capacitors
C
ps
are generated. Such charge/discharge currents have the
same influence that the load and gate currents during the
switching transient, impacting the dynamic behaviors of the
series-connected SiC-MOSFETs [30].
B. Packaging/Layout Parasitic Capacitance
To analyze the influence of parasitic capacitances introduced
by the classical packaging/layout, a cross section of a simpli-
fied planar package and its main elements are shown in Fig. 3,
which includes a base-plate, a DBC substrate, and two vertical
series-connected SiC-MOSFETs. In terms of voltage balancing
and switching speed performances, the drain attached copper
trace to ground parasitic capacitance (C
pac
) introduced by
the packaging, is critical. This parasitic capacitance is a key
point in the voltage balancing analysis performed in this
work. As shown in Fig. 3, two series-connected devices are
considered in a traditional planar package. Therefore, two
parasitic capacitances (C
pac1
and C
pac2
) are introduced, which
represent the modeling of the copper traces attached to the
drain in relation to the baseplate.
In Fig. 4 is shown an electrical scheme of two SiC-
MOSFETs connected in series, where C
pac1
and C
pac2
are
the drain attached copper trace to ground (heatsink) parasitic
capacitances associated to the devices S1 and S2, respectively.
C
DC+
and C
DC
are the parasitic capacitances from the DC

3
Cpac2
Cpac1
SiC DEVICES
INSULATING SUBSTRATE
PARASITIC CAPACITANCES
CASE
WIRE BONDS
BASEPLATE
S1 S2
Fig. 3. Cross-section of a simplified standard 2D planar package with two
dies connected in series.
bus to the ground, and C
Y
are the Y-capacitors often used
to suppress the EMI issues [31]–[33]. C
Y
are usually placed
between + VDC and GND, and - VDC and GND.
+VDC
Load
-VDC
S2
S1
HeatSink
Cpac1
Cpac2
CDC-
CDC+
GND
GND
CY
CY
Fig. 4. Equivalent electrical scheme of two SiC-MOSFETs connected in series
in a 2D planar package.
The capacitors C
pac1
and C
pac2
shown in Figs. 3 and 4 are
roughly all the same. However, the dv/dt applied to each of
them is different with respect to the position of the device in
the stack. Therefore, each parasitic capacitor carries a parasitic
current that is getting greater and greater with the device
number in the stack (starting from the bottom). The currents
that circulate through C
pac
can drastically impact the dynamic
behavior of SiC devices [34], [35]. The capacitors C
pac
can
be estimated based on the planar capacitance formula (1).
C
pac
=
A
d
(1)
Where is the absolute permittivity of the isolated substrate,
A is the area of the copper trace where the SiC device is
attached, and d is the distance between the copper plate and
the baseplate.
C. Impact of Parasitic Capacitances on Voltage Balancing
In Fig. 5 is shown the parasitic capacitance networks
introduced by the classical packaging (yellow zone) and
gate drive circuits (blue zone) for two series-connected SiC-
MOSFETs. The capacitances C
s
are the equivalent drain-
source intrinsic parasitic capacitances of devices, which are
considered all identical. As shown in Fig. 6, a high frequency
equivalent circuit can be achieved by short-circuiting the DC-
bus terminals and CY capacitors. As can be seen, two parasitic
+VDC
Load
-VDC
S2
Cpac1
Cpac2
CDC-
CDC+
GND
S1
Cs
Cs
GND
CY
Cps2
Cps1
CY
Gate Driver
Planar Package
Fig. 5. Equivalent electrical scheme of two SiC-MOSFETs connected in
series: 2D planar package and gate drive circuitry.
capacitance networks impact the voltage sharing performance,
i.e., the gate driver parasitic capacitance network (blue zone),
and the package/layout parasitic capacitance network (yellow
zone).
GND
Load
GND
S2
Cpac2
S1
Cs
Cs
Cpac1
GND
Cps2
Cps1
Icn2
Ips2
Ipac1
Ics2
Ics1
Icn1
Gate Driver
Planar Package
Fig. 6. High frequency equivalent electrical scheme of two series-connected
SiC-MOSFETs in a 2D planar package.
To prove that these parasitic capacitance networks unbal-
ance the voltages across series-connected SiC-MOSFETs, a
simple proof by contradiction can be done. Consider the cur-
rent distribution shown in Fig. 6, and the following equations:
I
cn2
+ I
cs2
= I
cn1
+ I
cs1
+ I
ps2
+ I
pac3
(2)
Where I
csi
is the current that flows through C
s
of the device
i, I
cni
is the channel current of the device i, I
ps2
is the
current that circulates through the gate driver capacitance C
ps2
and I
pac1
is the current that flows through package parasitic
capacitance C
pac1
.
Applying the proof by contradiction, it can be considered
that the V
ds
voltages across the devices are perfectly balanced.
Therefore, the following conditions can be applied:
1) the devices experiment equal drain-to-source dv
ds
/dt.
It implies that I
cs2
= I
cs1
= I
cs
since the devices are
considered identical.

4
2) the channel currents I
cn2
and I
cn1
are identical.
Applying these conditions to Eq. (2):
I
ps2
+ I
pac1
= 0 (3)
According to Eq. (3) and Fig. 6, the voltages across the
series-connected devices are perfectly balanced, if and only if,
I
pac1
= I
ps2
= 0. However, the greater is the switching speed
transition, the greater are I
pac1
and I
ps2
. In other words, in
a switching cell composed by SiC-MOSFET devices, these
currents are always greater than zero. Therefore, even if there
is no delay between the gate signals and no mismatch between
device characteristics, the V
ds
voltages will be unbalanced due
to the parasitic capacitances of gate driver and package/layout.
III. A NOVEL MULTI-STEP PACKAGING CONCEPT
To compensate the parasitic currents that flow into the gate
drive circuitry, a novel Multi-Step Packaging (MSP) concept
is proposed in this work. In Fig. 7 is shown the proposed
package, which has the following characteristics:
Cpac3
Cpac2
Cpac1
S2
S1
COPPER PLATES
ISOLATED SUBSTRATE
BASEPLATE
CASE
PARASITIC CAPACITANCES
GND
SiC DEVICES
Fig. 7. Novel Proposed Multi-Step Packaging.
The parasitic capacitors introduced by the packaging
(C
pac
) are located between two subsequent copper layers.
The devices are placed in the bottom-to-top direction
SN...S2S1, where SN is the device connected to
the switching cell middle-point.
For N devices connected in series, it is necessary to have
N+1 steps. As shown in Fig. 7, for two series-connected
devices, three steps are implemented. The third stage is
introduced to generate the parasitic capacitance C
pac1
between the drain attached bottom device and the ground.
The number of parasitic capacitances introduced by the
packaging is equal to N+1. As shown in Fig. 7 for two
series-connected devices, three parasitic capacitances are
introduced.
In Fig. 8 is shown the electrical circuit configuration of the
parasitic capacitances of the proposed MSP geometry and gate
drive circuitry. The green zone represents the parasitic capaci-
tance network introduced by the MSP, where the capacitances
C
pac
are located between the drain and source terminals of
each device. The blue zone represents the gate driver parasitic
capacitance network.
As shown in Fig. 9, a high frequency equivalent circuit can
be achieved by short-circuiting the DC-bus terminals and C
Y
capacitors. The main idea of the proposed package/layout is
to modify the parasitic capacitance C
pac
values to compensate
the impact of the gate driver parasitic capacitors C
ps
. In this
case, the impacts of C
pac
and C
ps
will be nullified by each
other. To this end, consider that all the gate drivers in Fig. 9 are
Fig. 8. Equivalent electrical scheme of MSP packaging and gate drive
circuitry.
GND
Load
GND
S2
Cpac1
Cpac2
S1
Cs
Cs
Cps2
Cps1
GND
Cpac3
Gate Driver
MSP Package
Fig. 9. High frequency electrical scheme of MSP packaging and gate drive
circuitry.
identical, i.e., C
ps1
= C
ps2
= C
ps
. Therefore, the electrical
scheme shown in Fig. 9 can be simplified as shown in Fig.
10, where:
C
eq i
= C
s
+ C
paci
(4)
To find the appropriate values of C
pac
that compensate the
influence of capacitances C
ps
, it can be supposed that the
voltages across the series-connected devices in Fig. 10 are
perfectly balanced, and find the C
pac
values that ensure this
supposition. Based on this assumption, it can be considered
that 1) the SiC-MOSFET channel currents are identical, 2) the
drain potential of the device N experiments N -times the
dv
dt
of
the drain potential of the device S1 (bottom device) and 3) the
series-connected devices have the same drain-to-source
dv
ds
dt
.
Therefore, according to the mentioned considerations and the
current distribution shown in Fig. 10, the following equation

Citations
More filters
Proceedings ArticleDOI
01 Sep 2020
TL;DR: In this paper, the authors present the adaptation of a 3D integration concept previously used with vertical devices to lateral GaN devices, which allows to reduce loop inductance, to ensure more symmetrical design with especially limited Common Mode emission, thanks to a low middle point stray capacitance.
Abstract: This paper presents the adaptation of a 3D integration concept previously used with vertical devices to lateral GaN devices. This 3D integration allows to reduce loop inductance, to ensure more symmetrical design with especially limited Common Mode emission, thanks to a low middle point stray capacitance. This reduction has been achieved by both working on the power layout and including a specific shield between the devices and the heatsink. The performances of this 3D layout have been verified in comparison with a more conventional 2D implementation, using both simulations and measurements.

4 citations


Cites background from "A Cascaded Gate Driver Architecture..."

  • ...This is not addressed in this paper, but previous work as [4] did focus on this specific aspect....

    [...]

DOI
TL;DR: In this paper , a new switch topology is presented, in which a cascaded JFET configuration is operated without using a control MOSFET or other added control device.
Abstract: With evolving landscape of direct current (DC) power transmission and distribution, a reliable and fast protection against faults is critical. High performance DC solid-state circuit breakers (SSCBs) can be designed using silicon carbide (SiC) junction field-effect transistors (JFETs), which utilize the device's intrinsic normally-ON characteristic and low ON-resistance. However, for SSCB that require high-voltage (HV) blocking capability, a proper number of JFETs need to be connected in series to achieve the desired voltage blocking rating. It has been conventional to add a controlling normally-OFF transistor, such a metal-oxide-semiconductor field-effect transistor (MOSFET), resulting in a circuit with normally-OFF behavior. However, disparities both in the voltage rating and in the ON-resistance between MOSFETs and JFETs tend to complicate the circuit design, and physically, they may lead to serious localized thermal stresses. A significant challenge remains with ensuring equal voltage balancing across the JFETs during the switching transitions as well as the blocking stage as it is crucial to prevent permanent damages from over-voltage stresses. Therefore, this article presents a new switch topology, in which a cascaded JFET configuration is operated without using a control MOSFET or other added control device. The dynamic voltage balancing network to synchronize both the JFETs' turn ON and OFF intervals is described analytically. Moreover, a novel static voltage balancing network is proposed to establish equal sharing of the total blocking voltage across the series connection of JFETs while maintaining low power loss.
Journal ArticleDOI
TL;DR: In this article , a new switch topology is presented, in which a cascaded JFET configuration is operated without using a control MOSFET or other added control device.
Abstract: With evolving landscape of direct current (DC) power transmission and distribution, a reliable and fast protection against faults is critical. High performance DC solid-state circuit breakers (SSCBs) can be designed using silicon carbide (SiC) junction field-effect transistors (JFETs), which utilize the device's intrinsic normally-ON characteristic and low ON-resistance. However, for SSCB that require high-voltage (HV) blocking capability, a proper number of JFETs need to be connected in series to achieve the desired voltage blocking rating. It has been conventional to add a controlling normally-OFF transistor, such a metal-oxide-semiconductor field-effect transistor (MOSFET), resulting in a circuit with normally-OFF behavior. However, disparities both in the voltage rating and in the ON-resistance between MOSFETs and JFETs tend to complicate the circuit design, and physically, they may lead to serious localized thermal stresses. A significant challenge remains with ensuring equal voltage balancing across the JFETs during the switching transitions as well as the blocking stage as it is crucial to prevent permanent damages from over-voltage stresses. Therefore, this article presents a new switch topology, in which a cascaded JFET configuration is operated without using a control MOSFET or other added control device. The dynamic voltage balancing network to synchronize both the JFETs' turn ON and OFF intervals is described analytically. Moreover, a novel static voltage balancing network is proposed to establish equal sharing of the total blocking voltage across the series connection of JFETs while maintaining low power loss.
References
More filters
Proceedings ArticleDOI
01 Dec 2017
TL;DR: A gate driver approach is presented for the reduction of turn-on losses in hard-switching applications that uses a transformer which couples energy from the power path back into the gate path during switching events, providing increased gate driver current and thereby faster switching speed.
Abstract: A gate driver approach is presented for the reduction of turn-on losses in hard-switching applications A significant turn-on loss reduction of up to 55 % has been observed for SiC-MOSFETs The gate driver approach uses a transformer which couples energy from the power path back into the gate path during switching events, providing increased gate driver current and thereby faster switching speed The gate driver approach was tested on a boost converter running at a switching frequency up to 300 kHz With an input voltage of 300 V and an output voltage of 600 V, it was possible to reduce the converter losses by 8 % at full load Moreover, the output power range could be extended by 23 % (from 275 kW to 34 kW) due to the reduction of the turn-on losses

5 citations

Proceedings ArticleDOI
01 Sep 2017
TL;DR: In this article, a gate driver approach for power semiconductors was developed, which uses a transformer which accelerates the switching by transferring energy from the source path to the gate path.
Abstract: Modern power semiconductor devices have low capacitances and can therefore achieve very fast switching transients under hard-switching conditions. However, these transients are often limited by parasitic elements, especially by the source inductance and the parasitic capacitances of the power semiconductor. These limitations cannot be compensated by conventional gate drivers. To overcome this, a novel gate driver approach for power semiconductors was developed. It uses a transformer which accelerates the switching by transferring energy from the source path to the gate path. Experimental results of the novel gate driver approach show a turn-on energy reduction of 78 % (from 80 μΐ down to 17 μΐ) with a drain-source voltage of 500 V and a drain current of 60 A. Furthermore, the efficiency improvement is demonstrated for a hard-switching boost converter. For a switching frequency of 750 kHz with an input voltage of 230 V and an output voltage of 400 V, it was possible to extend the output power range by 35 % (from 2.3 kW to 3.1 kW), due to the reduction of the turn-on losses, therefore lowering the junction temperature of the GaN-HEMT.

4 citations

07 May 2019
TL;DR: In this paper, a predictive model that considers the parasitic capacitances is developed and compared to simulation results, and experimental results validate the proposed modelling. But the model is limited to series-connected SiC-MOSFET devices.
Abstract: Due to the increase of the switching speed of power devices, the impact of the gate driver parasitic capacitances has a influence on the dynamic behaviour in the switching cell. Here, the study is focused on the dynamic behaviour for series-connected SiC-MOSFET devices: a predictive model that considers the parasitic capacitances is developed and compared to simulation results. Then, experimental results validate the proposed modelling.

2 citations

Frequently Asked Questions (2)
Q1. What are the contributions in "A cascaded gate driver architecture to increase the switching speed of power devices in series connection" ?

This paper presents a novel packaging technique to improve the voltage sharing performances of series-connected SiC-MOSFETs. The proposed method takes advantage of the parasitic capacitance network introduced by the packaging dielectric isolation layers in order to reduce the voltage unbalancing across the series-connected devices. In a first step, the study carried out in this work explains how the parasitic capacitance networks introduced by the classic planar packaging and the gate drive circuits unbalance the voltages across the devices. The concept is introduced and analyzed thanks to equivalent models and time domain simulations. 

This concept will be analyzed in future works.