scispace - formally typeset
Proceedings ArticleDOI

Design and analysis of 8T SRAM with assist schemes (UDVS) in 45nm CMOS

Reads0
Chats0
TLDR
In this paper, three write assist circuits for reduction in power and 8T cell circuits have been designed, and the last 8T SRAM cell in 45nm technology is implemented with operating voltage 1V.
Abstract
In modern ICs designing, the process of integrating more on-chip memories on a chip leads SRAMs to reason for a huge amount of total power and area of a chip. Therefore, memory designing with dynamic voltage scaling (DVS) capability is necessary. However, optimizing circuit operation over a wide range of voltage is not easy due to trade-offs of transistor characteristics in low-voltage and high-voltage. Ultra Dynamic Voltage Scaling (UDVS) techniques are used in low voltage levels to minimize the power consumption. Designing memories with DVS capability is gaining more importance since active as well as leakage power can be reduced by voltage scaling. UDVS is to scale the supply voltage by using assists circuits for different modes of the cell operation. In this paper three write assist circuits for reduction in power and 8T cell circuits have been designed. First one is Capacitive W-AC approach to reduce the level of cell supply voltage. Second scheme is Transient Negative Bit-line Voltage write assist scheme for write operation without using any on-chip or off-chip voltage sources and third one is transient negative bit line scheme in which write operation is performed by increasing the strength of SRAM pass transistor. Read operation for reading the data from the cell without altering (destructive read operation) the cell data with low power consumption. In this paper at last 8T SRAM cell in 45nm technology is implemented with operating voltage 1V.

read more

References
More filters
Journal ArticleDOI

Static-noise margin analysis of MOS SRAM cells

TL;DR: In this article, the stability of both resistor-load (R-load) and full-CMOS SRAM cells is investigated analytically as well as by simulation, and explicit analytic expressions for the static-noise margin (SNM) as a function of device parameters and supply voltage are derived.
Proceedings ArticleDOI

Stable SRAM cell design for the 32 nm node and beyond

TL;DR: This work demonstrates the smallest 6T and full 8T-SRAM cells to date and provides a much greater enhancement in stability by eliminating cell disturbs during a read access, thus facilitating continued technology scaling.
Journal ArticleDOI

A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture

TL;DR: In this article, two new power-saving schemes for high-performance VLSIs with a large-scale memory and many interface signals are described, one is a current-controlled latch sense amplifier that reduces the power dissipation by stopping sense current automatically.
Journal Article

A Current-Controlled Latch Sense Amplifier and a Static Power-Saving Input Buffer for Low-Power Architecture

TL;DR: In this paper, two new power-saving schemes for high-performance VLSIs with a large-scale memory and many interface signals are described, one is a current-controlled latch sense amplifier that reduces the power dissipation by stopping sense current automatically.
Proceedings ArticleDOI

Optimal supply and threshold scaling for subthreshold CMOS circuits

TL;DR: Using BSIM3 models, the performance and energy dissipation of 0.18-/spl mu/m CMOS circuits for the range of V/sub dd/ = 0.1-0.6V are analyzed to show that subthresholdCMOS circuits can be used in low performance applications.
Related Papers (5)