# A 0.6-22-GHz Broadband CMOS Distributed Amplifier Ren-Chieh Liu, Kuo-Liang Deng and Huei Wang Dept. of Electrical Engineering and Graduate Institute of Communication, National Taiwan University, Taipei, Taiwan, Republic of China roger@aic.ee.ntu.edu.tw Abstract — A CMOS distributed amplifier (DA) covering 0.6 to 22 GHz is presented in this paper. Cascode gain cells and m-derived matching sections are used to enhance the gain and bandwidth performance. The DA chip achieves measured gain of $7.3\pm0.8$ dB with chip area of $9.9\times1.5$ mm² including testing pads. The amplifier was fabricated in a standard 0.18- $9.0\times1.5$ mm CMOS technology and demonstrated the highest frequency and bandwidth of operation among previously reported amplifiers using regular CMOS processes to date. #### I. INTRODUCTION Broadband amplifiers find many applications such as instrumentation, electronic warfare and broadband optical communication. Distributed amplifiers (DAs) were widely used for realizing broadband amplifiers in GaAs hybrid and MMIC technologies [1-4]. Recently, DAs in CMOS process were also reported because of the advantages of low cost and integration ability with baseband circuits [5-10]. A DA using packaging and bond-wire inductors was presented in a 0.8-μm CMOS process with 5 ± 1.2-dB gain form 300 kHz to 3 GHz [5]. Using the 0.6-um CMOS process, a fully integrated DA using on-chip planar spiral inductors achieves a measured pass-band gain of 6.1 dB with 5.5-GHz unity-gain bandwidth [6]. On the other hand, a fully differential DA achieves 5.5-dB pass-band gain and 8.5-GHz unity gain bandwidth [7]. Using a SOS n-MOSFET process to avoid the substrate loss, a DA with a bandwidth of 10 GHz and 5-dB gain was demonstrated in a 0.5-µm SOS NMOS process [8]. For DAs using 0.18-µm CMOS process, a three stage DA designed with coplanar strip lines demonstrated a low frequency gain of 5 dB, sloping down to 1 dB at 15 GHz [9], and two DAs using high impedance waveguides as inductive elements coplanar demonstrated 8 and 10-dB gain up to 10 GHz, respectively [10]. The operating frequencies of the previously published DAs are all below than 10 GHz. In this paper, we reported the first 0.6-22-GHz broadband CMOS DA using a standard 0.18-µm | Process | Bandwidth<br>(GHz) | Gain (dB) | Chip Area<br>(mm²) | NF (dB) | Unit Gain<br>Freq. (GHz) | S11<br>(dB) | S22<br>(dB) | V <sub>DD</sub><br>(V) | P <sub>DC</sub> (mW) | Chip Feature | | |------------------|--------------------|---------------|--------------------|------------------|--------------------------|-------------|-------------|------------------------|----------------------|-----------------------------------------|--------------| | 0.8mm CMOS | 0.3 - 3 | 5 ± 1.2 | 0.72 x 0.32 | 5.1 - 7 | 4.7 | < -6 | < -9 | . 3 | 54 | Bondwire<br>inductors | [5] | | 0.6mm CMOS | 0.5 - 4 | 6.5 ± 1.2 | 1.4 x 0.8 | 5.3 - 8 | 5,5 | < -7 | < -10 | 3 | 83.4 | Spiral inductors | [6] | | 0.6mm CMOS | 0.5 - 7.5 | 5.5 ± 1.5 | 1.3 x 2.2 | 8.7 - 13 | 8.5 | < -6 | < -<br>9.5 | 3 | 216 | Fully differential,<br>spiral inductors | [7] | | 0.5mm SOS<br>MOS | 2 - 10 | 5 ± 1 | - | . • | - | < -5 | < -7 | | - | CPW | [8] | | 0.18mm CMOS | - | 5 | 0.3 x 1.5 | - <del>-</del> - | 23 | < -14 | - | - | - | CPS | [9] | | 0.18mm CMOS | 1 - 10 | 8 ± 1 | 1.8 x 1.3 | - | | - | - | - | - | Darlington CC.,<br>CPW | [10] | | 0.18mm CMOS | 0.6 - 22 | $7.3 \pm 0.8$ | 0.9 x 1.5 | 4.3 - 6.1 | 24 | < -8 | < -9 | 1.3 | 52 | CC.,<br>sprial inductors | This<br>worl | Table. 1. Recently reported performance of CMOS distributed amplifiers. SOS: Silicon-on-Sapphire. CPS: Coplanar strip lines. CC: Cascode topology. CMOS technology. With cascode gain cells and m-derived matching sections, this DA achieves measured results of 7.3 ± 0.8 dB gain and input/output return loss better than 8 dB from 0.6 to 22 GHz. Table 1 summarizes the recently reported performance of CMOS distributed amplifiers compared with this work. Our chip demonstrated the highest frequency and bandwidth of operation with good input and output return loss. ## II. 0.18µm CMOS TECHNOLOGY The DA chip was designed using a commercial 0.18-µm 1P6M CMOS process, which provides single poly layer for the gates of the MOS and six metal layers for inter-connection as shown in Fig. 1 [11]. The substrate conductivity is approximately 10 S/m. Using optimized CMOS topology and deep nwell, this technology provides a $f_T$ of 60 GHz and $f_{\text{MAX}}$ of 55 GHz at 10 mA, a $f_{\text{T}}$ of 70 GHz and $f_{\text{MAX}}$ of 58 GHz at maximum-transconductance bias, and a minimum noise figure of 1.5 dB without groundshielded signal pad. High-Q inductors can be formed using the top AlCu metallization layer of 2-µm thickness without added mask. A MIM capacitor of 1fF/mm<sup>2</sup> has been developed using oxide inter-metal dielectric. Two types of polysilicon resistors, with several $\Omega/\Box$ and $k\Omega/\Box$ , are provided by choosing the individual dose of ion-implantation separately form the gate electrode doping process. Fig. 1. The cross-section of the commercial 0.18- $\mu m$ 1P6M CMOS process ### III. CASCODE CONFIGURATION The cascode configuration, known for its high maximum available gain, wide bandwidth, improved input-output isolation, and variable gain control capability, have been utilized in may applications such as mixers, frequency multipliers and distributed amplifiers. The maximum available gain of the FET device is strongly affected by the feedback capacitance and output conductance [12]. FETs in cascode configuration show a reduction of feedback capacitance and output conductance compared to standard FETs, so the power gain of a cascode pair is considerably higher than that of a common-source FETs. Fig. 2 compares the maximum available gain and maximum stable gain of cascode and common-source stages for the NMOSs with a total gate-width of 160 µm, based on the S-parameters of a common-source NMOS from 1 to 30 GHz. Fig. 2. Maximum available gain of a single transistor and cascodeconnected transistors. Conventional cascode FETs suffer from a large feedback capacitance, the drain-source capacitance of the common-gate transistor. This makes it tend to be unstable and thus more difficult to use in an amplifier circuit than a common-source FET. Since the stability is an important issue in an amplifier design, a small damping resister $R_{\rm gx}$ is usually added in the gate of common-gate transistor to improve the amplifier stability. #### IV. CIRCUIT DESIGN AND FABRICATION DAs are broadband circuits whose gain-bandwidth product substantially exceeds the transistor unit-gain frequency $f_T$ , because the input and output capacitances of the active devices are absorbed in the distributed structures. A conventional DA consists of an input and an output transmission lines coupled by the transconducatnees of the MOSFETs. The transmission lines are formed by using lumped inductors as shown and are referred to as the gate and drain lines. The gate line is periodically loaded by the MOSFET gate-source capacitance and is terminated in its characteristic impedance at the end. As the RF signal travels on the gate line, each transistor is exited by the traveling voltage wave and transfers the signal to the drain line through its transconductance. If the phase velocities on the gate line and drain line are equal, then the signals on the drain line add in the forward direction as they arrive at the output. The out-of-phase wave traveling in the reverse direction will be absorbed by the drain-line termination. The proposed CMOS DA was designed using cascode gain cells and m-derived matching sections, as shown in Fig. 3. The models of the capacitors and resistors were provided by the foundry. The Sparameters of the inductors were simulated by the EM simulator, Sonnet 6.0 [13]. After layout optimization, the inductor gives the peak-Q of 12 at 1.9 GHz and 10 at 2.4 GHz for inductance of 1.5 nH and 4.1nH respectively. The MIM capacitor gives Q of 100 and 40 at 2.4 GHz and 5.3 GHz respectively at 1.1 pF. The cascode devices employ a $10-\Omega$ damping resistor. A die micrograph is shown in Fig. 4. The chip size is approximately $0.9 \times 1.5 \text{ mm}^2$ including testing pads. # V. MEASUREMENT RESULTS The CMOS DA was tested via on-wafer probing. Figs. 5 and 6 show the measured S-parameters and noise figure. The worst-case of the input return loss has a value of 8 dB at 4 GHz, and is 10 dB or better from 0.6 to 22 GHz. The worst-case of the output return loss has a value of 9 dB at 12 GHz and remains better than 10 dB over most of the bandwidth. The reverse isolation is 20 dB or better over the entire bandwidth as well. The measured results agree with the simulated results very well. The noise figure is between 4.3 dB and 6.1 dB over 0.6 to 18 GHz. The circuit is not optimized for noise performance, but the noise figure of the circuit is still comparable with other previously published CMOS DAs. Fig. 3. Schematic circuit diagram of the cascode CMOS DA. Fig. 4. Microphotograph of the CMOS DA. #### VI. CONCLUSION A fully integrated DA has been designed, fabricated and tested. This CMOS DA demonstrated 8-dB gain and 0.6-22-GHz bandwidth, which is the highest frequency and widest bandwidth of operation reported to date for broadband CMOS amplifiers. Since this DA was fabricated using a commercial 0.18-µm CMOS technology, it can be easily integrated with other front-end circuits to build CMOS transceivers without requiring any post-processing steps. Fig. 5. Measured power gain $S_{21}$ and input return loss $S_{11}$ Fig. 6. Measured noise figure NF and output return loss S22 # ACKNOWLEDGEMENT This work is supported in part by National Science Council (NSC 89-2213-E-002-178 and NSC 90-2219-E-002-007) and Research Excellence Program funded by Department of Education of Republic of China (ME-89-E-FA06-2-4-6). The chip is fabricated by TSMC through the Chip Implementation Center (CIC), Taiwan, ROC. The authors would like to thank Kun-You Lin, Chi-Hsueh Wang and National Nano-Device Laboratory (NDL), Taiwan, ROC, for the chip testing. #### REFERENCES - [1] J. B. Beyer, S. N. Prasad, R. C. Becker, J. E. Nordman and G. K. Hohenwarter, "MESFET distributed amplifier design guidelines," *IEEE Tran. on MTT*, vol. 32, no. 3, pp. 248-275, Mar. 1984 - [2] K. W. Kobayashi, J. Cowles, L. T. Tran, T. R. Block, A. K. Oki and D. C. Streit, "A 2-50-GHz InAlAs/InGaAs-InP HBT Distributed Amplifier," *IEEE GaAs IC Symp. Dig.*, pp. 207-210, 1996 - [3] B. Agarwal, A. E. Schmitz, J. J. Brown, M. Matloubian, M. G. Case, M. Le, M. Lui, and M. J. W. Rodwell, "112-GHz, 157-GHz, and 180-GHz InP HEMT traveling-wave amplifiers," *IEEE Tran. on MTT*, vol. 46, no. 12, pp. 2553-2559, Dec. 1998 - [4] P. J. Sullivan, B. A. Xavier, and W. H. Ku, "A GaAs MHEMT distributed amplifier with 300-GHz gainbandwidth product for 40-Gb/s optical applications," *IEEE MTT-S Dig.*, pp. 1061-1064, 2002 - [5] P. J. Sullivan, B. A. Xavier, and W. H. Ku, "An integrated CMOS distributed amplifier using packaging inductance," *IEEE Tran. on MTT*, vol. 45, no. 10, pp. 1969-1975, Oct. 1997 - [6] B. M. Ballweber, R. Gupta, and D. J. Allstot, "A fully integrated 0.5-5.5-GHz CMOS distributed amplifier", *IEEE J. Solid-State Circuits*, vol. 35, no. 2, pp. 231-239, Feb. 2000 - [7] H. Ahn. D. J. Allstot, "A 0.5-8.5-GHz fully differential CMOS distributed amplifier", *IEEE J. Solid-State Circuits*, vol. 37, no. 8, pp. 985-993, Aug. 2002 - [8] P. F Chen, R. A. Johnson, M. Wetzel, P. R. de la Houssaye, G. A. Garcia, P. M. Asbeck, and I. Lagnado, "Silicon-on-Sapphire MOSFET Distributed Amplifier with Coplanar Waveguide Matching," *IEEE RFIC98 Dig. Tech. Papers*, pp. 161-164, 1998 - [9] B. Kleveland, C. H. Diaz, D. Vook, L. Madden, T. H. Lee, and S. Wong, "Monolithic CMOS distributed amplifier and oscillator," *IEEE ISSCC99 Dig. Tech. Papers*, pp. 70-71, 1999 - [10] B. M. Frank, A. P. Freundorfer, and Y. M. M. Antar, "Perforamnce of 1-10-GHz Traveling Wave Amplifiers in 0.18-µm CMOS", *IEEE LMWC*, vol. 12, no. 9, pp. 327-329, Sep. 2002 - [11] H-M Hsu, J-Y Chang, J-G Su, C-C Tsai, S-C Wong, C. W. Chen, K. R. Peng, S. P. Ma, C. H. Chen, T. H. Yeh, C. H. Lin, Y. C. Sun, and C. Y. Chang, "A 0.18-µm foundry RF CMOS technology with 70-GHz ft for single chip system solutions," *IEEE MTT-S Digest*, pp. 1869-1872, 2001 - [12] M. Schlechtweg, et al., "Coplanar millimeter-wave ICs for W-band applications using 0.15μm pseudomorphic MODFET's," *IEEE J. Solid-State Circuits*, vol. 31, no. 10, pp. 1426-1434, Aug. 1996. - [13] http://www.sonnetusa.com