

# A 2.18pJ/conversion, 1656um2 Temperature Sensor with a 0.61pJ K2 FoM and 52-pW Stand-By Power

*Citation for published version (APA):* Pelzers, K.<sub>2</sub>Xin, H., Cantatore, E., & Harpe, P. (2020). A 2.18pJ/conversion, 1656um<sup>2</sup> Temperature Sensor with a 0.61pJ K<sup>2</sup> FoM and 52-pW Stand-By Power. *IEEE Solid-State Circuits Letters*, *3*, 82-85. [9129838]. https://doi.org/10.1109/LSSC.2020.3005784

Document license: TAVERNE

DOI: 10.1109/LSSC.2020.3005784

# Document status and date:

Published: 01/01/2020

# Document Version:

Publisher's PDF, also known as Version of Record (includes final page, issue and volume numbers)

# Please check the document version of this publication:

• A submitted manuscript is the version of the article upon submission and before peer-review. There can be important differences between the submitted version and the official published version of record. People interested in the research are advised to contact the author for the final version of the publication, or visit the DOI to the publisher's website.

• The final author version and the galley proof are versions of the publication after peer review.

• The final published version features the final layout of the paper including the volume, issue and page numbers.

Link to publication

### General rights

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- · Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain
  You may freely distribute the URL identifying the publication in the public portal.

If the publication is distributed under the terms of Article 25fa of the Dutch Copyright Act, indicated by the "Taverne" license above, please follow below link for the End User Agreement:

www.tue.nl/taverne

### Take down policy

If you believe that this document breaches copyright please contact us at:

openaccess@tue.nl

providing details and we will investigate your claim.

# A 2.18-pJ/conversion, 1656-μm<sup>2</sup> Temperature Sensor With a 0.61-pJ·K<sup>2</sup> FoM and 52-pW Stand-By Power

Kevin Pelzers<sup>(D)</sup>, Haoming Xin<sup>(D)</sup>, *Fellow, IEEE*, Eugenio Cantatore<sup>(D)</sup>, *Fellow, IEEE*, and Pieter Harpe<sup>(D)</sup>, *Senior Member, IEEE* 

Abstract—This letter describes a miniature, ultra low power, alldynamic temperature sensor based on a duty-cycled resistive transducer bridge and a 9-bit asynchronous SAR ADC in 65-nm CMOS. It features a novel floating bridge technique and automatic power gating to achieve the lowest reported power consumption. It consumes 2.18 pJ per conversion and has an RMS resolution of 0.53 K, leading to an FoM of 0.61 pJ·K<sup>2</sup>. A standby power of 52 pW allows a high power-efficiency, even at low sample rates. It occupies  $36 \times 46 \ \mu m$  of chip area and has a sensing range from -20 °C to 120 °C.

*Index Terms*—Duty-cycling, dynamic, Internet-of-Things (IoT), low power, power gating, resistive bridge, SAR ADC, temperature sensor.

#### I. INTRODUCTION

Temperature sensing in Internet-of-Things (IoT) and environmental monitoring applications typically needs ultra low-power circuits with moderate accuracy, low operating speeds, and/or long standby times. These applications benefit from low cost and small size, enabling integration in Systems-on-Chip (SoCs).

The state-of-the-art low-power sensors may have to compromise on power efficiency [1], [2] or require a larger than average silicon area [2], [3]. The state-of-the-art miniature sensors [4], [5] are mostly designed for thermal monitoring of high-power ICs and not as energy efficient. Designs that combine and balance high efficiency, low power, and small size are generally not leading at these individual performance parameters [6]. This letter aims for the state-of-the-art low absolute power while maintaining a competitive FoM, circuit size, and inaccuracy.

In mixed-signal systems, power is split between static and dynamic (switching) contributions (1). In low power systems which are not duty-cycled, the static power consumption  $P_{\text{stat}}$  is typically dominated by amplifier or transducer bias currents, limiting the power-efficiency at low operating speeds

$$P_{\text{tot}} = P_{\text{stat}} + E_{\text{dyn}} \cdot f_s. \tag{1}$$

This design [Fig. 1(a)] employs a fully dynamic architecture [3] to reduce static power consumption to leakage currents only and to allow fast duty-cycling of the sensor. This allows it to function efficiently at low speed but also to operate at high speed to implement burst measurements.

The fully dynamic architecture uses a duty-cycled resistive bridge. A resistive bridge has high temperature sensitivity due to its differential nature and because it enables combining both positive and negative temperature coefficient resistors [7], while duty-cycling helps optimization of circuit area and power consumption. Additionally,

Manuscript received January 7, 2020; revised March 1, 2020 and April 29, 2020; accepted May 13, 2020. Date of publication June 30, 2020; date of current version July 21, 2020. This article was approved by Associate Editor Mingoo Seok. (*Corresponding author: Kevin Pelzers.*)

The authors are with the Integrated Circuits Group, Eindhoven University of Technology, 5600MB Eindhoven, The Netherlands (e-mail: k.m.p.pelzers@tue.nl).

Digital Object Identifier 10.1109/LSSC.2020.3005784



Fig. 1. (a) Fully dynamic temperature sensor with automatic power gating. (b) Timing: conversion started by *CLK*, *DONE* triggers power gating when finished.

a novel floating bridge technique uses tri-state switching to reduce leakage currents in the duty-cycling switches.

To measure the output of the resistive bridge, this letter uses a 9-bit asynchronous SAR ADC with a unit-length DAC layout [8], which combines power efficiency and small size. Additionally, it introduces a novel automatic power gating scheme, which decouples the system leakage power from that of the ADC, reducing overall leakage current and allowing optimization of the ADC for performance and low dynamic power consumption.

A secondary  $V_{DDH}$  supply is used next to the core  $V_{DD}$  supply to reduce leakage current in the duty-cycling and power gating switches. The value of this supply is higher than  $V_{DD}$  but not critical, so an unregulated (battery) voltage or shared voltage from an SoC may be used.

#### II. PROPOSED TEMPERATURE SENSOR

Fig. 1(a) shows the top-level schematic of the circuit. It uses a duty-cycled 100-k resistive Wheatstone bridge, interfacing to a 9-bit asynchronous SAR ADC. Fig. 1(b) shows a timing diagram.  $V_{DD}$ is applied to the bridge and ADC at the falling CLK edge by the Bridge control block and  $M_{PG}$ , respectively. Within the CLK low time (100 ns), the bridge output voltages  $V_p$  and  $V_n$  as well as the internal ADC supply  $V_{DDG}$  settle and the ADC is initialized to a known state. A rising CLK edge powers down the resistive bridge and triggers the AD conversion. After conversion, the DONE signal, generated by the ADC, triggers the power gating block and  $V_{DDG}$  is disconnected to reduce leakage. The conversion memory remains powered to preserve the output data. The DIR signal implements double-sided measurements [3], a form of system-level correlated double sampling (CDS), which consists of taking two measurements at opposite bridge polarity. Taking the difference of these digitized samples, this technique improves accuracy by averaging DAC mismatch errors. Additionally, flicker noise and ADC offset are reduced. Currently, the CDS output is calculated off-chip. Implementing it on-chip requires a digital subtractor, but a one-sample memory remains sufficient. The circuit uses a core voltage  $V_{DD}$  of 0.6 V and a secondary 1 V  $V_{DDH}$  supply to

2573-9603 © 2020 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.

Authorized licensed use limited to: Eindhoven University of Technology. Downloaded on June 15,2021 at 20:28:21 UTC from IEEE Xplore. Restrictions apply.



Fig. 2. (a) Resistive transducer bridge, (b) floating bridge technique, and (c) control logic.

reduce leakage power in the bridge control and power gating blocks, as will be explained in Sections II-A and II-C.

#### A. Resistive Bridge

A resistive transducer bridge [Fig. 2(a)] offers a differential output proportional to its supply. This can be conveniently connected to a differential ADC directly. By reusing the bridge supply as the ADC's DAC reference, a ratiometric measurement with improved PSRR is obtained. Thanks to the relatively high sensitivity of the resistive bridge, a low-power low-resolution ADC can be used without preamplification, enabling an all-dynamic design [3].  $R_{1-4}$  form the temperature sensitive resistive bridge, which has a parasitic capacitance  $C_{\text{Bridge}}$ .  $M_{1-4}$  enable duty-cycling and CDS measurements.  $M_{5-6}$  are the sample & hold switches of the ADC and  $C_{DAC}$  is the aggregated DAC capacitance of the ADC. Duty-cycling limits static power dissipation and changes the bridge optimization strategy. In an always-on design, the theoretical energy consumed per conversion by the bridge is given by (2), and for minimum energy  $R_0$  should be maximized, leading to large area. In a duty-cycled design with a  $5\tau$ settling time, assuming all nodes are discharged between samples, the dynamic energy consumed is given by (3), where the parasitic  $C_{\text{Bridge}}$ is proportional to  $R_0$ . In this case, minimizing energy consumption requires reducing  $R_0$  (thereby reducing  $C_{\text{Bridge}}$ ), which simultaneously reduces the chip area. However, when  $R_0$  is too small, the size of the switches  $M_{1-4}$  needs to be prohibitively large, causing increased area and leakage. A resistance of 100 k $\Omega$  was chosen as a compromise between Edyn Bridge, switch leakage current, and chip area

$$E_{\text{stat Bridge}} = \frac{V_{DD}^2}{R_0 \cdot f_s} \tag{2}$$

$$E_{\rm dyn\,Bridge}(5\tau) = 3(C_{\rm Bridge} + C_{DAC})V_{DD}^2.$$
 (3)

The bridge output voltage  $V_p - V_n$  is inherently nonlinear with the sensed temperature, as shown in (4). Here,  $\alpha_{1,2}$  are the linear temperature coefficients of resistors  $R_{1,2}$ ,  $R_0$  is the nominal resistance, and  $\Delta T$  is the deviation from the nominal temperature. Since this inherent nonlinearity is systematic, it is compensated by a fixed correction using off-chip post-processing on a nonpower-constrained base station, as will be shown in Section III.  $R_{1,3}$  are N-type diffusion resistors with a positive  $\alpha_1$ , while  $R_{2,4}$  are P-type polysilicon resistors with a negative  $\alpha_2$ . These resistors are selected for their



Fig. 3. Power gating circuit with CLK priority and modified trip-points in  $I_1$  using high and low threshold (HVt and LVt) transistors.

small size, low parasitic capacitance, and medium sensitivity

$$V_p - V_n = \frac{(\alpha_1 - \alpha_2)V_{DD} \cdot \Delta T}{(\alpha_1 + \alpha_2)\Delta T + 2R_0}.$$
(4)

Similar to [3], the duty-cycling switches  $M_{1-4}$  are controlled by  $V_{DDH}$ , providing a positive gate-source voltage to  $M_{1,3}$  to reduce drain-source leakage. In this letter,  $M_{1-4}$  are controlled as tri-state switches rather than inverters [Fig. 2(b)]. This allows the bridge to remain floating during the sleep state, rather than being tied to  $V_{DD}$ or ground, lowering the gate-source leakage through  $M_{2,4}$ . At the start of a conversion, all bridge nodes float at approximately  $V_{DD}/2$ . This improves sensitivity and linearity by reducing leakage currents (and their variation due to mismatch and temperature) through  $M_{5.6}$ , thereby preventing charge loss from the ADC's DAC. The  $V_{DDH}$ supply is used to provide a positive gate-source voltage to switches  $M_{1,3}$ , reducing drain-source leakage current at the cost of added leakage through their gates and in the control logic [Fig. 2(c)]. In simulation, the leakage of the bridge and control logic powered by  $V_{DD}$  would consume 1593 pW. The floating bridge concept would reduce it to 175 pW, while using  $V_{DDH}$  for the logic would reduce it to 111 pW. Combining both techniques reduces the leakage to 31 pW.

The required bridge on-time ( $5\tau = 100$  ns) is independent of the operating frequency and currently generated off-chip. It could be implemented on-chip by means of an *RC* delay-line. At operating frequencies above 5 kHz, floating operation enables partial charge conservation on *C*<sub>Bridge</sub>, saving 5% conversion energy compared to low speeds. The accuracy remains identical, as the bridge can always settle within 100 ns.

### B. SAR ADC

The power consumption of SAR ADCs is mainly dynamic (apart from the static leakage). They have excellent power efficiency, making them ideal for a low power, all-dynamic design. This ADC uses the unit-length capacitor layout technique for DAC matching [8] and places the DAC in metal layers above the active area of both the ADC and transducer, with shielding layers in between, to minimize circuit area. This stacked design is shown in Fig. 6. A 9-bit asynchronous SAR ADC is implemented, with an input swing of  $\pm 155$  mV and a total DAC capacitance of 256 fF, limited by the allowable kT/C noise. The energy-efficient dynamic comparator topology from [9] is used.

#### C. Automatic Power Gating

Power gating is a proven technique to reduce leakage power [10] and in this letter enables optimization of the ADC for dynamic power only, while the power gating switch  $M_{PG}$  and associated logic are optimized for low leakage. This design implements an automatic power gating scheme which does not require added external signaling. In Fig. 3, when *CLK* becomes low, the latch applies power to the ADC and initializes it to a known state. After the AD conversion



Fig. 4. Low leakage memory circuit with power gated inputs.



Fig. 5. Estimated distribution of power, energy, and noise without CDS at 27  $^{\circ}\text{C}.$ 

finishes, *DONE* disables  $M_{PG}$  and disconnects  $V_{DDG}$ . During powerup, glitches can occur in the *DONE* signal,  $M_{7,8}$  ensure priority of the *CLK* signal with minimal added leakage.

The latch is powered by  $V_{DDH}$  to reduce leakage of the 60-nm long by 12.8- $\mu$ m wide power gating switch  $M_{PG}$  in a similar way as has been done in the bridge control (Section II-A), lowering the simulated overall leakage in the power gating circuitry from 1.6 nW to 17 pW. The NOR latch combines level shifting and memory to decrease leakage. One input of  $I_1$  has a modified trip-point to interface the VDD-level DONE signal to the VDDH-level domain in a robust way, while the latch recovers and stores the signal. The transistor logic state minimizes leakage during sleep, for example, the drain-source voltages of various leakage-dominant devices such as  $M_{7.8}$  and the LVt transistor in  $I_1$  are at 0 V during sleep. At low operating speeds, the charge on  $V_{DDG}$  is fully drained between conversions by the leakage of the ADC. To minimize charge loss, the decoupling capacitance  $C_{DEC}$  downstream of  $M_{PG}$  is minimized and instead placed upstream of  $M_{PG}$ , on-chip. Consequently, a wider (thus higher leakage) switch  $M_{PG}$  is required to ensure low power supply impedance.

In sleep mode, the conversion memory remains active (Fig. 4). It uses a modified gated SR latch, with data input DI, latch disable input  $\overline{EN}$ , and output D. Memory corruption must be avoided while the parasitic capacitance on  $V_{DDG}$  is drained due to leakage during sleep mode. The local supply of buffers  $I_4$  and  $I_5$  is disabled by  $I_9$ to prevent unwanted transients while  $M_9$  and  $M_{10}$  ensure a defined state for  $I_6$  and  $I_7$  during sleep. Minimizing the amount of powered gates in this way leads to a leakage power of 2 pW per memory cell.

### D. Power, Noise, and Area Breakdown

The estimated distribution of power and noise power is shown in Fig. 5. Power, energy, and comparator noise are simulated, while quantization and sampling noise are calculated. In terms of leakage, the power consumed by the transducer bridge, power gating logic, and memory are balanced. The conversion energy is dominated by the resistive bridge, which is in a tradeoff with lower leakage as explained in Section II-A. Following this, the dynamic comparator in the ADC uses most power but also contributes the highest noise. The compact layout of the sensor is



Fig. 6. Die photograph, IC layout, and 3-D sketch with DAC implemented in metal layers 6 and 7 above the other blocks separated by a shield on metal layers 4 and 5.



Fig. 7. Power consumption and FoM versus sample frequency, measured at room temperature.



Fig. 8. (a) Sensor output code of both bridge polarities and (b) and (c) accuracy of output with  $\pm 3\sigma$  boundaries of 16 samples. (d) RMS resolution.

made possible by the duty-cycled resistive bridge explained in Section II-A and the DAC design and placement discussed in Section II-B. This allows for a very compact integration, as shown in Fig. 6.

#### **III. MEASUREMENT RESULTS**

The temperature sensor is fabricated in a 65-nm CMOS technology and occupies 1656  $\mu$ m<sup>2</sup>. Power dissipation and FoM as a function of the operating frequency are shown in Fig. 7. The sensor has a conversion energy of 1.1 pJ at 99 kHz without CDS or 2.18 pJ at 49.5 kHz with CDS. A leakage power of 52 pW is measured

|                          | This work              |          |                    | [3]         | [2]    | [6]         | [7]        | [11]           | [4]        | [5]                |
|--------------------------|------------------------|----------|--------------------|-------------|--------|-------------|------------|----------------|------------|--------------------|
| Туре                     | Res                    |          |                    | Res         | MOS    | MOS         | Res        | Res            | BJT        | MOS                |
| Node [nm]                | 65                     |          |                    | 65          | 65     | 65          | 65         | 180            | 65         | 28                 |
| ADC                      | SAR                    |          |                    | SAR         | TDC    | FDC         | FDC        | SD2            | SD1        | FDC                |
| Area [mm <sup>2</sup> ]  | 0.0017                 |          |                    | $0.084^{a}$ | 0.15   | 0.013       | 0.007      | 0.12           | 0.003      | 0.001 <sup>b</sup> |
| Temp. Range[°C]          | -20~120                |          |                    | -10~120     | -20~40 | -20~100     | -40~85     | -55~125        | -10~110    | -5~85              |
| VDD [V]                  | 0.6                    | .6 and 1 |                    | 0.6 and 1   | 0.5    | 0.5 and 0.9 | 0.85       | 1.8            | 1.3        | 0.9                |
| Trim points              | 2/2 <sup>c</sup>       |          |                    | $2^{c}$     | 1      | 2           | 2          | 2 <sup>c</sup> | 2          | 1                  |
|                          | No CDS                 | With     | CDS                |             |        |             |            |                | i nord     | 0                  |
| Peak-peak inaccuracy [K] | 4.3 / 2.5 <sup>c</sup> | 2.9 /    | 1.2c               | 0.63        | 3.86   | 4.5         | $0.24^{d}$ | 0.14 d         | $2.7^{de}$ | 2.7                |
| Number of samples        | 16                     |          |                    | 10          | 4      | 7           | 16         | 20             | 25         | 21                 |
| Supply Sensitivity [K/V] | 8.8 & 0.8 <sup>f</sup> | 2.6 8    | c 0.6 <sup>f</sup> | 1           | 1      | /           | 0.5        | 0.03           | 3 to 14    | 1.9                |
| RMS resolution [K]       | 0.73                   | 0.53     |                    | 0.38        | 0.21   | 0.25        | 2.5m       | 0.16m          | 0.13       | 0.76               |
| Conversion Time [s]      | 10µ                    | $20\mu$  |                    | $10\mu$     | 4.8    | 34.3m       | 1m         | 10m            | 4.1m       | 36µ                |
| Sample frequency [Hz]    | 99k                    | 49.5k    | 8.3                | 100k        | 0.208  | 29          | 1k         | 100            | 240        | 28k                |
| Power[nW]                | 108 <sup>g</sup>       | 1089     | 0.069              | 571         | 0.113  | 0.64        | 68000      | 79000          | 111800     | 56000              |
| Conversion Energy [pJ]   | 1.09                   | 2.18     | 7.23               | 5.71        | 540    | 22          | 68000      | 790            | 460000     | 2000               |
| FoM $[pJ \cdot K^2]$     | 0.59                   | 0.61     | 2.0                | 0.82        | 23     | 1.4         | 0.43       | 0.02           | 7700       | 1200               |

TABLE I PERFORMANCE SUMMARY AND COMPARISON

<sup>a</sup>Includes other sensors. <sup>b</sup>11 sensor array + shared blocks, normalized to 1 sensor. <sup>c</sup>With fixed nonlinearity compensation  ${}^{d}3\sigma$  variation. <sup>e</sup>Includes supply sensitivity.  ${}^{f}V_{DD}$  and  $V_{DDH}$ . <sup>g</sup>Excluding off-chip non-linearity compensation



Fig. 9. Performance [1] with/without CDS with nonlinearity correction. (a) FoM. (b) Inaccuracy versus area. (c) FoM versus area.

at room temperature, which dominates the total power dissipation up to about 10-Hz sampling frequency. The circuit also works with  $V_{DDH}$  level supply voltages only but is not optimized for this operating mode: it will consume 2.8 times higher conversion energy and 30 times higher leakage. Fig. 8(a) displays the output codes for the two bridge polarities used in CDS. Fig. 8(b) shows the temperature error of 16 samples after an off-chip 2 point calibration applied to the CDS result, consisting mainly of a systematic nonlinearity (Section II-A). This inherent error is compensated for all sensors by a fixed batch correction based on averaged compensation using a third measurement point of all 16 samples [Fig. 8(c)]. Simulated nonlinearity could be used for compensation instead, but batch correction yields better accuracy. The RMS resolution for CDS measurements is 0.53 K at room temperature [Fig. 8(d)]. Table I and Fig. 9 show a performance summary of this letter and comparison against state-of-the-art. This letter achieves the lowest absolute power (Table I), the lowest conversion energy [Fig. 9(a)], a state-of-the-art FoM compared to similar low power designs [Fig. 9(a)], and a competitive inaccuracy and FoM for the given chip area [Fig. 9(b) and (c)].

### IV. CONCLUSION

This letter presented a temperature sensor with a duty-cycled resistive bridge using a new floating bridge technique and existing system-level CDS measurement techniques. It used an SAR ADC with DAC capacitors above the active circuit area and implemented a novel automatic power gating scheme. This leads to the lowest reported conversion energy of 2.18 pJ and combines a competitive FoM of 0.61 pJ·K<sup>2</sup> with a small area of 1656  $\mu$ m<sup>2</sup> and a reasonable inaccuracy of 1.2 K. At low speed, the power scales down to a lowest reported 60 pW.

#### REFERENCES

- K. A. A. Makinwa. Smart Temperature Sensor Survey. Accessed: Jan. 6, 2020. [Online]. Available: http://ei.ewi.tudelft.nl/docs/TSensor\_ survey.xls
- [2] H. Wang and P. P. Mercier, "A 113 pW fully integrated CMOS temperature sensor operating at 0.5 V," in *Proc. IEEE SENSORS*, Oct. 2017, pp. 1–3.
- [3] H. Xin, M. Andraud, P. Baltus, E. Cantatore, and P. Harpe, "A 0.34-571nW all-dynamic versatile sensor interface for temperature, capacitance, and resistance sensing," in *Proc. ESSCIRC*, Sep. 2019, pp. 161–164.
- [4] O. Bass and J. Shor, "Ultra-miniature 0.003 mm<sup>2</sup> PNP-based thermal sensor for CPU thermal monitoring," in *Proc. ESSCIRC*, Sep. 2018, pp. 334–337.
- [5] M. Cochet *et al.*, "A 225 μm<sup>2</sup> probe single-point calibration digital temperature sensor using body-bias adjustment in 28 nm FD-SOI CMOS," *IEEE Solid-State Circuits Lett.*, vol. 1, no. 1, pp. 14–17, Jan. 2018.
- [6] D. S. Truesdell and B. H. Calhoun, "A 640 pW 22 pJ/sample gate leakage-based digital CMOS temperature sensor with 0.25°C resolution," in *Proc. CICC*, Apr. 2019, pp. 1–4.
- [7] W. Choi *et al.*, "A compact resistor-based CMOS temperature sensor with an inaccuracy of 0.12 °C (3  $\sigma$ ) and a resolution FoM of 0.43 pJ · K<sup>2</sup> in 65-nm CMOS," *JSSC*, vol. 53, no. 12, pp. 3356–3367, Dec. 2018.
- [8] P. Harpe, "A compact 10-b SAR ADC with unit-length capacitors and a passive FIR filter," *IEEE J. Solid-State Circuits*, vol. 54, no. 3, pp. 636–645, Mar. 2019.
- [9] M. van Elzakker, E. van Tuijl, P. Geraedts, D. Schinkel, E. A. M. Klumperink, and B. Nauta, "A 10-bit charge-redistribution ADC consuming 1.9 μW at 1 MS/s," *IEEE J. Solid-State Circuits*, vol. 45, no. 5, pp. 1007–1015, May 2010.
- [10] K. Roy, S. Mukhopadhyay, and H. Mahmoodi-Meimand, "Leakage current mechanisms and leakage reduction techniques in deepsubmicrometer CMOS circuits," *Proc. IEEE*, vol. 91, no. 2, pp. 305–327, Feb. 2003.
- [11] S. Pan and K. A. A. Makinwa, "A wheatstone bridge temperature sensor with a resolution FoM of 20fJ · K<sup>2</sup>," in *Proc. ISSCC*, Feb. 2019, pp. 186–188.