JPE 10-2-2

# A High-Efficiency, Auto Mode-Hop, Variable-Voltage, Ripple Control Buck Converter

Ehsan Rokhsat-Yazdi\*, Ali Afzali-Kusha<sup>†</sup>, and Massoud Pedram<sup>\*\*</sup>

<sup>†\*</sup> Nanoelectronics Center of Excellence, School of Electrical and Computer Eng., University of Tehran, Tehran, Iran \*\* Department of Electrical Engineering, University of Southern California, Los Angeles, CA, U.S.A.

#### Abstract

In this paper, a simple yet efficient auto mode-hop ripple control structure for buck converters with light load operation enhancement is proposed. The converter, which operates under a wide range of input and output voltages, makes use of a state-dependent hysteretic comparator. Depending on the output current, the converter automatically changes the operating mode. This improves the efficiency and reduces the output voltage ripple for a wide range of output currents for given input and output voltages. The sensitivity of the output voltage to the circuit elements is less than 14%, which is seven times lower than that for conventional converters. To assess the efficiency of the proposed converter, it is designed and implemented with commercially available components. The converter provides an output voltage in the range of 0.9V to 31V for load currents of up to 3A when the input voltage is in the range of 5V to 32V. Analytical design expressions which model the operation of the converter are also presented. This circuit can be implemented easily in a single chip with an external inductor and capacitor for both fixed and variable output voltage applications.

Key Words: Auto Mode-Hop, Buck Converter, High-Efficiency, Ripple Control, Variable-Voltage

#### I. INTRODUCTION

DC voltage converters that operate with a wide range of input and output voltages have many applications. These voltage converters can be used in regulators and variable power supplies to reduce the power dissipation, for example, on the printed circuit boards of computers. They can also be employed in low-power systems that employ the DVFS (dynamic voltage and frequency scaling) technique whereby, depending on the workload of the system, the supply voltage (and correspondingly, the clock frequency) of the system are changed to match the workload characteristics [1]. On the other hand, systems that use batteries or have limited energy sources (e.g., solar cell powered systems) require voltage converters with high efficiency and high quality at a low cost [2]. Buck converters, as one of the widely used converters, have been investigated with different structures and control methods (see, e.g., [3]-[16]). In these converters, the voltage conversion is based on applying a voltage pulse (with a specific duty cycle and frequency) to a low pass filter. The DC value of the applied signal, which is dependent on the duty cycle, will pass through the filter, creating the output voltage. To achieve the desired output voltage value and quality, a control unit is used. Many different controllers have been suggested for these circuits (see, e.g., [3]-[9]). The control circuit can



Fig. 1. The circuit diagram of buck converter [5].



Fig. 2. Efficiency versus load current for dc-dc converters [2]. In each region, the mechanism dominating the loss is given.

be designed using analog or digital approaches although the latter is typically more involved [10]–[12]. Among different parameters of the converters, power loss and efficiency have received a great deal of attention (see, e.g., [13], [17]).

The circuit diagram of a buck converter is shown in Fig. 1, where a switch is used for generating the pulses [5]. In this circuit, the output low pass filter consists of an L and a C while  $R_L$  is the equal series resistance of the inductor (L) and  $R_C$  is the equivalent series resistance of the capacitor (C). The

Manuscript received Aug. 1, 2009; revised Jan. 21, 2010

<sup>&</sup>lt;sup>†</sup>Corresponding Author: afzali@ut.ac.ir

Tel: +98-21-8208-4920, Fax: +98-21-8877-8690, Univ. of Tehran

<sup>\*</sup> School of Electrical and Computer Eng., University of Tehran, Iran

<sup>\*\*</sup> Dept of Electrical Eng., University of Southern California, U.S.A.



Fig. 3. Current waveforms (ripples) of the filter inductor in three operation modes.

switch is turned on and off by a driver which is controlled by a control unit. The frequency of the voltage pulses generated by this switch is called the switching frequency. By increasing the switching frequency, a smaller inductor and a simpler output filter may be used [14]. However, increasing the switching frequency causes the loss in the switch driver to become more than that of the main switch. The former loss may be reduced by resonant gate driver techniques [15], [16].

In [2], the efficiency characteristic of a dc-dc buck converter as a function of the load current is divided into three regions. Here, we briefly present a discussion of [2] regarding this characteristic. The three regions of a typical efficiency curve for a dc-dc converter are shown in Fig. 2. In region I (high loads) the losses are mainly due to the conduction losses which depend on the load current. In region II (light loads), the major power losses are from the V-I overlap and conduction losses induced by the current ripple. The V-I overlap switching losses are proportional to the load current, input voltage, and switching frequency. One of the approaches for eliminating this loss mechanism is soft switching where the power transistor is switched when either its voltage (zero-voltage switching (ZVS)) or its current is zero (zero-current switching (ZCS)) [18]–[20]. Other methods include quasi-square-wave (QSW) [20], zero-current transition (ZCT) [2], and zerovoltage transition (ZVT) [21]. While the conduction losses caused by the current ripple normally remain constant, the overlap losses decrease with a reduction in load current. Therefore, at lower load currents, the conduction losses become dominant. In this region, a combination of soft switching, which eliminates the overlap losses, and adaptive current ripple control, which eliminates current ripple conduction losses, is the best existing power-saving technique [2]. In region III (very light loads), the gate-drive losses which originate from charging and discharging the gate capacitances of the power transistors become dominant. To minimize the total losses in this region, one should decrease the switching frequency. To

achieve high efficiency in this region, the use of a sleep mode has been patented [22] and is purportedly in use. To improve the efficiency of the converter in all regions of operation, a load-dependent mode-hopping strategy [23], is proposed in [2]. It makes use of the tradeoffs between conduction and switching losses to maintain a high efficiency over a wide load-current range. This technique is briefly explained here. The current waveforms (ripples) of the inductor in the three operational modes are shown in Fig. 3. In region I (high loads), the majority of the total power losses are determined by the load current itself. The control strategy used for this region is the conventional synchronous continuous-conduction mode (CCM) with constant current ripple and hard switching (Fig. 3(a).) In region II (light loads), the converter hops from CCM to synchronous discontinuous-conduction mode (DCM). This is achieved by increasing the current ripple until enough reverse inductor current is available to achieve QSW ZVS. The higher current ripple gives rise to increased conduction losses which are balanced by the reduced V-I overlap losses. As a result, the efficiency is not degraded. In addition, instead of keeping the current ripple constant, it is reduced as the load current decreases (Fig. 3(b)). This helps to adaptively reduce the conduction losses, considerably improving the light-load efficiency. In region III (very light loads), the frequency increases to the point where the gate-driver losses start to deteriorate the efficiency. Therefore, the frequency is lowered at very light loads, reverting back to hard switching of the asynchronous DCM. Note that in this regime, the V-I overlap losses are negligible. Additionally, in this region, constant peak current control [24] is used. As a result, the frequency decreases proportionally with the load current (Fig. 3(c)). This way, the efficiency is kept approximately constant. In [2] the mode-hopping operation is performed manually. However, in this paper, we propose a structure for an automatic mode change ripple control buck converter with a simple structure. This converter has high efficiency with large variations in the load current and in the input and output voltage. We use a simple ripple control structure with a state-dependent hysteretic comparator. The comparator minimizes sensitivity to the operating conditions and elements values.

The remainder of this paper is organized as follows. In Section II, we outline the main structure of the proposed converter while the system operation of the circuit and its operating modes are explained in Section III. We present some analytical expressions for the converters in Section IV and discuss the results in Section V. Finally, the summary and conclusion are given in Section VI.

## II. PROPOSED RIPPLE-CONTROL BUCK CONVERTER

A block diagram of the proposed buck converter system whose control mechanism is based on the ripple control of the output voltage is shown in Fig. 4. It utilizes a ripple control structure where the switching frequency and the operating mode are automatically varied depending on the input and output voltages and the output current under the light load and very light load conditions. The ripple control method is



Fig. 4. The block diagram of the proposed converter system.



Fig. 5. The circuit diagram for the proposed buck converter.

a simple, yet flexible, control structure for this purpose [2], [25]–[27]. Fig. 5 depicts the circuit for the proposed buck converter, which has the common buck structure as the main part. For the power switch in this part, both P- and N-type power MOSFETs may be utilized. To turn on the N-type power MOSFET, a voltage higher than  $V_{in}$  is required to drive the transistor gate, and hence the driving circuit will be more complex than that of a P-type power MOSFET which requires a zero voltage. Thus, we have opted to use a P-type power MOSFET due to its simpler gate driver circuit. Another part of the system is a state-dependent hysteretic voltage comparator, which compares the output voltage and the reference voltage to change the operating mode based on the system state.

## **III. CIRCUIT OPERATION ANALYSIS**

To explain the operational principles of the proposed circuit, we consider two states (ON and OFF) for the power switch (see Fig. 6). In the ON state (the first state), the output voltage is lower than  $V_{ref+\Delta}$  and the comparator output voltage is near GND, turning on the power switch. In this case, the inductor current which charges the capacitor and supplies the load current rises. In this state, the negative input voltage of the comparator,  $V_X$ , which is the comparator reference voltage, is obtained by adding the limited and scaled voltage of  $V_A$ , which is  $\Delta$ , to the reference voltage ( $V_{ref}$ ). We use D2 (D3) to limit the voltage across D1 ( $V_A$ ) and use R2 (R3) to scale



the forward bias voltage,  $\gamma$ , of D3 (D2) achieving a fixed positive (negative) change,  $\Delta$ , around  $V_{ref}$  in the OFF (ON) state. Notice that the value of  $\Delta$  does not depend on the input voltage or switch on-state resistance.

When the output voltage reaches  $V_{ref+\Delta}$ , the circuit changes its state to the OFF state and the comparator output voltage becomes close to  $V_{CC}$ , turning off the power switch. This causes the inductor current to pass through D1 turning it on (the current loop becomes closed). In this state,  $V_A$  becomes  $-\gamma$  where by limiting and scaling  $V_A$ , the negative input voltage of the comparator,  $V_X$ , will change to  $V_{ref-\Delta}$ . Then, until the output voltage is higher than  $V_{ref-\Delta}$ , the circuit will be in the OFF state. When the output voltage reaches  $V_{ref-\Delta}$ , the state of the circuit will change to the ON state. The DC level of the output voltage is equal to  $V_{ref}$  while the ac level of the output voltage is a triangular ac voltage with the amplitude of  $\Delta$ . Having a lower  $\Delta$  makes the output voltage ripple lower which enhances the quality of the output voltage. Fig. 7 (8) illustrates the simulation (experimental) results of the voltages and the currents of different nodes in the circuit.

As stated earlier, in conventional continuous-conduction mode buck converters, if the load current becomes lower than a critical current, the operating mode will change to the asynchronous DCM. This mode change adversely affects the converter efficiency and output ripple.

One of the advantages of the proposed circuit is that when the load current is lower than the critical current, the switching frequency of the circuit will increase. Therefore, the ripple of the inductor current is decreased and the operating mode is changed to the synchronous DCM mode. Under this condition, when the current of the inductor in the OFF state approaches zero (the boundary between the continuous and discontinuous modes), VA rises (this is because the inductor current is zero) changing  $V_X$  to  $V_{ref+\Delta}$ . This in turn makes the circuit change its state to the ON state ("state toggling"). This automatically raises the switching frequency and changes the behavior to the zero voltage switching (ZVS). In this switching, when the voltage across the switch becomes zero, the switch is turned on decreasing the switching loss. Although zero voltage switching has been used previously to increase efficiency (see, e.g., [18], [19]), the proposed converter changes its operation automatically to ZVS only under light load conditions. This



Fig. 7. The voltages and currents of different nodes in the buck converter circuit when the load current is higher than the critical current. Simulation conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 1A$ ,  $\Delta = 6.2mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .



Fig. 8. The voltages and currents of different nodes in the buck converter circuit when the load current is higher than the critical current. Experimental conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 1A$ ,  $\Delta = 6.2mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .

increases the conversion efficiency for light loads. Fig. 9 and 10 show the simulation and experimental waveforms of the voltages and currents including the case when the load current is lower than the critical current (in this case the critical current is 750mA).

Under the very light load condition, the switch ON time, which depends on the delays of the control system and the switch driver, remains nearly constant. Therefore, the converter will operate in the asynchronous DCM mode with a constant current ripple.

This leads to lowering the switching frequency as well as the switching losses (especially the gate driver losses). Fig 11 shows the experimental voltages and load current of the converter for the very light load condition.

### IV. ANALYSIS AND DESIGN EXPRESSIONS

To analyze this circuit, the principles of circuit operation should be carefully considered. First, note that the equivalent series resistance (ESR) of the output capacitor (C) has an important role in the system stability and output voltage ripple [28]. However, if the output capacitor is chosen correctly, the effect of the equivalent series inductance (ESL) on the output voltage will become negligible.



Fig. 9. The voltage and current waveforms for the case when the load current is lower than the critical current. Simulation conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 0.5A$ ,  $\Delta = 6.2mV$ ,  $L = 20\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.01\Omega$ ,  $C = 220\mu F$ .



Fig. 10. The voltage and current waveforms for the case when the load current is lower than the critical current. Experimental conditions:  $T = 27^{\circ}C$ , Vin = 32V,  $V_{out} = 16V$ ,  $I_{load} = 0.5A$ ,  $\Delta = 6.2mV$ ,  $L = 20\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.01\Omega$ ,  $C = 220\mu F$ .



Fig. 11. The voltage and current waveforms for the case when the load current is lower than the critical current. Experimental conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 5mA$ ,  $\Delta = 6.2mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .

In a continuous-conduction mode buck converter, the inductor current  $(I_L)$  fluctuates linearly between minimum and maximum current levels with a triangular waveform. Under the constant load condition, variations of load current  $(I_{Load})$  are negligible in comparison to the inductor current. Hence, the load current may be assumed to be nearly constant allowing us to consider the inductor current variation  $(\Delta I_L)$  to be equal to the capacitor current variation  $(\Delta I_C)$ . Therefore, the voltage variation of  $R_C$  ( $\Delta V_{RC}$ ) is in-phase with the inductor current



Fig. 12. The effect of the output capacitance on the switching frequency. Simulation conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ .



Fig. 13. The effect of the output capacitor size on the output voltage ripple. Simulation conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ .

variation  $(\Delta I_L)$ . The output voltage ripple  $(\Delta V_O)$  is equal to the voltage variation of C  $(\Delta V_C)$  plus  $\Delta V_{RC}$ . If the value of the capacitor (C) is chosen properly,  $\Delta V_C$  will be negligibly low in comparison to  $\Delta V_{RC}$ . Thus, the waveform of  $\Delta V_O$ depends on the ESR. The voltage of C  $(V_C)$ , which has a phase shift of 90 degrees from the voltage of  $R_C$   $(V_{RC})$ , is obtained by integrating  $I_L$ . The maximum voltage variations of C and  $R_C$  are obtained from, respectively:

$$\Delta V_{C,max} = \frac{1}{C} \int_{T/2} I_C dt = \frac{I_{C,max}}{4 \times F \times C} \tag{1}$$

$$\Delta V_{R,max} = I_{C,max} \times R_C \tag{2}$$

where F (1/T) is the switching frequency of the converter. If  $\Delta V_C$  is much larger than  $\Delta V_{RC}$  (because of small C), when the output voltage reaches  $V_{ref} + \Delta$ , the switch will turn off and  $I_L$  will decrease but  $V_o$  will keep increasing due to the 90 degrees phase shift between the voltage and the current of the self. This gives rise to a large increase in the output voltage ripple.

In all buck converters, the value of the output capacitor plays an important role in decreasing the output ripple. Choosing a larger capacitance causes a lower voltage variation on C. Besides, a large output capacitor has a lower ESR, thereby reducing the output ripple due to this resistor. A proper value of the C (for low  $\Delta V_C$ ) may be selected by having the cut-off frequency of the low-pass filter (consisting of  $R_C$  and C) to be 10 times larger than the circuit switching frequency, i.e.,

$$C \ge \frac{1.59}{F \times R_C}.$$
(3)



Fig. 14. The output voltage waveform.

If this condition is satisfied,  $\Delta V_o$  will be proportional to  $\Delta V_{RC}$  which is verified by our simulation results for the circuit. Fig. 12 and Fig. 13 report the effects of C on the switching frequency and  $\Delta V_o$  (ripple). The results show that if we select C to be more than  $68\mu F$  (see Eq. (3)),  $\Delta V_o$  will be minimized while the switching frequency will be approximately independent of the C variations.

Based on the above discussion, we have drawn the output voltage waveform with a triangular ripple characteristic as depicted in Fig. 14. The figure also identifies two other important delay parameters. The delays, denoted as  $t_{D1}$  and  $t_{D2}$ , are those associated with the control circuit, the MOSFET driver, and the MOSFET switch. The delays which affect the output voltage ripple and the switching frequency, have a profound (negligible) effect at higher (lower) switching frequencies. As shown in Fig. 14, except for the durations of  $t_{D1}$  and  $t_{D2}$ , the control mechanisms keep the output voltage between  $V_{ref} + \Delta$  and  $V_{ref} - \Delta$ . During  $t_{D1}(t_{D2})$ , the output voltage changes between  $V_{ref} + \Delta$  and  $V_H$  ( $V_{ref} - \Delta$  and  $V_L$ ), thereby increasing the output ripple. These durations may be approximated by

$$t_{D1} = t_{DS(OFF)} + t_{CB} + t_{DB} \tag{4}$$

$$t_{D2} = t_{DS(ON)} + t_{CF} + t_{DF} \tag{5}$$

where  $t_{DS(OFF)}$  is the MOSFET turn off delay,  $t_{DS(ON)}$  is the MOSFET turn on delay,  $t_{CR}$  is the comparator output rise time,  $t_{CF}$  is the comparator output fall time,  $t_{DR}$  is the MOSFET driver rise time, and  $t_{DF}$  is the MOSFET driver fall time. These parameters can be determined from the component characteristic data (such as the manufacturer's datasheets) which can subsequently be used in Eq. (4) and Eq. (5) to determine  $t_{D1}$  and  $t_{D2}$ . The durations of  $t_{D1}$  and  $t_{D2}$ may also be determined more accurately from simulations. For the components used in our design, the calculated  $t_{D1}$  ( $t_{D2}$ ) is 186ns (95ns) which is 5% (9%) less than the results obtained from the simulation. If the calculated values of  $t_{D1}$  and  $t_{D2}$ have an error of less than 10%, the output ripple and frequency calculation errors should be less than 1% (see Eq. (10) and Eq. (16)).

To calculate  $V_L$  and  $V_H$ , two assumptions are made. First, since the durations are short, we can safely assume that the input and output voltages are constants. Second, since the load current variation is small, we assume that the voltage variation of  $R_L$  in comparison to the inductor voltage variation is small. Therefore, the inductor current will change linearly as

$$\Delta I_L = \frac{\Delta_t \times V_L}{L} \tag{6}$$

where  $V_L$  denotes the inductor voltage, L is the inductance, and  $\Delta_t$  denotes the ON or OFF time duration. As shown before, the output voltage ripples are equal to the voltage variation of  $R_C$  which is in turn proportional to the inductor current. More precisely,

$$\Delta V_{out} = \Delta I_L \times R_C. \tag{7}$$

Therefore:

$$V_L = V_{ref} - \Delta - \left[\frac{t_{D2} \times \left(V_{out} + V_{D1} + I_L \times R_L\right)}{L}\right] \times R_C \quad (8)$$

and

$$V_{H} = V_{ref} + \Delta + \left[\frac{t_{D1} \times (V_{in} - V_{out} - V_{DS} - I_{L} \times R_{L})}{L}\right] \times R_{C}(9)$$

where  $V_{D1}$  is the D1 forward bias voltage,  $V_{DS}$  denotes the drain to source voltage of the switch when it is on, and IL is the average current of the inductor that is equal to the load current. After calculating  $V_H$  and  $V_L$ , the ripple ( $V_{ripple}$ ), the DC voltage ( $V_{DC}$ ), and the error of the output ( $V_{error}$ ) can also be calculated using

$$V_{ripple} = V_H - V_L \tag{10}$$

$$V_{DC} = \frac{v_H + v_L}{2} \tag{11}$$

$$V_{error} = V_{ref} - V_{DC}.$$
 (12)

The output voltage ripple as a function of the output voltage has been depicted in Fig. 15. As can be seen from the results, the ripple voltage is small and has a low sensitivity to the output and input voltage variations. The simulation results for the error in the output voltage compared to  $V_{ref}$  as a function of the load current is shown in Fig. 16 where the output voltage is the running parameter. As can be observed, the load regulation is better than 0.02%. The error of the output voltage, which is positive for low output voltages and negative for high output voltages, is very low.

To obtain the duty cycle and the switching frequency, we should first obtain expressions for  $t_{off}$  and  $t_{on}$ . By combining Eq. (6) and Eq. (7), we can write

$$\Delta t = \frac{\Delta I_L \times L}{V} = \frac{\Delta V_{out} \times L}{R_C \times V} \tag{13}$$

and hence,

$$t_{off} = \frac{(V_H - V_L) \times L}{(V_{out} + V_D + I_L \times R_L) \times R_C}$$
(14)

$$t_{on} = \frac{(V_H - V_L) \times L}{(V_{in} - V_{out} - V_{DS} - I_L \times R_L) \times R_C}.$$
 (15)

Using the above expressions, we can calculate the switching frequency and the duty cycle as



Fig. 15. The output voltage ripple as a function of the output voltage. Simulation conditions:  $T = 27^{\circ}C$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\omega$ ,  $C = 220\mu F$ .



Fig. 16. The output voltage error as a function of the load current. The running parameter is the output voltage. Simulation conditions:  $T = 27^{\circ}C, V_{in} = 32V, \Delta = 5mV, L = 200\mu H, R_L = 0.1\Omega, R_C = 0.1\Omega, C = 220\mu F.$ 

$$F = \frac{1}{t_{on} + t_{off}} \tag{16}$$

$$D = \frac{t_{on}}{t_{on} + t_{off}} \approx \frac{V_{out}}{V_{in}}.$$
(17)

Fig. 17 shows the switching frequency versus the output voltage level for two different input voltages. As shown in this figure, the frequency is reduced automatically when the output to input voltage ratio is nearly zero or one. The decrease in the switching frequency prevents the generation of the narrow width pulses used for controlling the switch. Therefore, the mechanism for changing the duty cycle is performed easily, yielding high efficiencies for wide ranges of input and output voltages.

The variation of the duty cycle as a function of the output voltage is plotted in Fig. 18 which reveals an almost linear relationship between the duty cycle and the  $V_{out}/V_{in}$  ratio for a wide range of the output voltages (ignoring the voltage drops on the diode, the switch, and  $R_L$ ). This means that the duty cycle will change automatically with the output voltage without requiring a complex control system. In conventional PWM-based buck converters where the switching frequency is constant, the duty cycles when the output voltage is close to 0 or  $V_{in}$ , may cause narrow pulses. The switch and its driver may not respond to these pulses adequately, thereby limiting the output voltage range. In the case of the proposed converter, the decrease in the frequency for the boundary output voltages prevents the formation of narrow pulses.

In buck converters, the reduction of the load current below



Fig. 17. The switching frequency as a function of the output voltage. The input voltage is the running parameter. Simulation conditions:  $T = 27^{\circ}C$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .



Fig. 18. The duty cycle as a function of the output voltage. The input voltage is the running parameter. Simulation conditions:  $T = 27^{\circ}C$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .



Fig. 19. The switching frequency versus the load current around and below the critical current. Calculated results have been obtained from (14)-(16) and (19). Simulation conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} =$ 16V,  $\Delta = 5mV$ ,  $L = 20\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.01\Omega$ ,  $C = 220\mu F$ .

the critical current  $I_{critical}$ , causes a change in the circuit operating mode from the CCM to asynchronous DCM mode. The critical current may be calculated as follows

$$I_{critical} \equiv \frac{1}{2} \times \Delta I_L = \frac{1}{2} \times \frac{\Delta V_{out}}{R_C} = \frac{V_H - V_L}{2 \times R_C}.$$
 (18)

In the proposed circuit, because of the state-dependent hysteretic comparator, the operating mode changes from CCM to synchronous DCM for light loads. In our converter, when the load current decreases below the critical current level, the switching frequency increases, the inductor peak current decreases and the converter works with the ZVS method automatically. This decreases both the conduction and switches V-I overlap losses).

Fig. 19 illustrates the results of simulations and calculations

for the converter with a critical current level of 750mA. As shown in the figure, when the load current decreases, the frequency increases. As will be seen later in this paper, this feature provides us with a reasonably wide range of output voltages for a given input voltage. Notice that when the output current is lower than 200mA (i.e., under the very light load condition), the switching frequency will decrease and the converter will operate in the asynchronous DCM mode to achieve a higher efficiency. The over estimation of the frequency obtained from the calculations is due to ignoring the parasitic capacitance of the node A.

Note that under the condition that the load current is lower than the critical current,  $V_L$  becomes higher, thus increasing the frequency (see Fig. 9). The output voltage, the ripple, and the switching frequency should be calculated with this new  $V_L$ (which is valid only for the continuous mode) which is itself calculated as follows

$$V_L = V_H - \Delta V_{out,max}$$
  
=  $V_H - \Delta I_{L,max} \times R_C = V_H - 2 \times I_{out} \times R_C.$  (19)

## V. RESULTS AND DISCUSSION

A converter circuit with the parameters given in Table I was simulated using OrCAD and implemented with the part numbers of the elements given in Table II. Fig. 20 compares the efficiencies of the proposed converter and the conventional linear converter from [3] as a function of the load current for  $V_{in} = 32V$  and  $V_{out} = 16V$ . As is apparent from the figure, compared to the conventional circuit, the efficiency of the proposed circuit is higher under a wide range of load currents, especially for light loads.

To assess the performance of the proposed converter against other converters, we compared the efficiency and the ripple of our converter with those of a recently published converter in [2], denoted by "Adaptive ripple QSW + Mode-Hop" here. A comparison between the efficiencies of the two converters is reported in Fig. 21. Similar to [2], we classify the operation of the proposed converter into three modes based on the value of the load current. The three modes are very light load  $(1mA < I_{load} < 70mA)$ , light to medium load ( $70mA < I_{load} < 400mA$ ), and high load  $(400mA < I_{load})$ . The results reveal a higher efficiency for the proposed converter under the light and very light load conditions. In Fig. 22, the output ripples of the two converters are compared. As is evident from the figure, the ripple of the proposed circuit is considerably lower than that of the other circuit. Furthermore, one should note that the converter in [2] uses manual mode-hopping, which in turn complicates the control system and generates low frequency noise. Since the proposed circuit switches between these modes smoothly and automatically, a higher performance is achieved. Under load variation, the manual mode-hopping control mechanism could lead to the generation of noise which may adversely affect the performance of sensitive circuits, for instance, video and audio circuits. In the proposed circuit, the frequency changes automatically and smoothly, preventing any undesired effect on the sensitive circuitry.



Fig. 20. The efficiency as a function of the load current. Simulation and experimental conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .



Fig. 21. The efficiency comparison of proposed circuit and adaptive ripple QSW + Mode-Hop [2]. Simulation and experimental conditions:  $T = 27^{\circ}C, V_{in} = 5V, V_{out} = 1.8V, R_L = 0.02\Omega, R_C = 0.075\Omega, C = 47\mu F.$ 

The proposed converter has a very fast (lower than  $5\mu s$ ) load transient response time. Fig. 23(a)-(f) show the load transient response between different modes where the maximum output voltage change (overshoot and undershoot) was lower than 100mV (0.06% of the output voltage).

TABLE I PARAMETERS OF THE PROPOSED CONVERTER

| Parameter | Value        |
|-----------|--------------|
| $V_{in}$  | 5-32V        |
| Vout      | 0.9-30V      |
| Iout      | 1mA-3A       |
| С         | $220\mu F$   |
| $R_C$     | $100m\Omega$ |
| L         | $200\mu H$   |
| $R_L$     | $100m\Omega$ |
| Δ         | 5mV          |

TABLE II BASIC ELEMENTS OF THE PROPOSED CONVERTER

| Element    | Part number  |
|------------|--------------|
| SW         | IRF9540      |
| Comparator | LM319        |
| D1         | 1N5819 (× 3) |
| D2 - D3    | 1N4148       |

In Fig. 24, the dependence of the output voltage ripple on  $R_C$  (ESR) has been plotted. As may be inferred from these results, the sensitivity of the output voltage ripple on the RC variation is less than 12% for the proposed circuit while it is



Fig. 22. The output voltage ripple comparison of proposed circuit and adaptive ripple QSW + Mode-Hop[2]. Simulation and experimental conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 5V$ ,  $V_{out} = 1.8V$ ,  $R_L = 0.02\Omega$ ,  $R_C = 0.075\Omega$ ,  $C = 47\mu F$ .

100% for the conventional design. The experimental output voltage ripple of the proposed converter was less than 35mV compared to 120mV for the conventional design. This has been achieved by lowering the effect of the ESR on the as explained next. The output voltage ripple is proportional to the ESR ( $R_C$ ). In the proposed circuit, this dependence has been minimized by increasing the switching frequency of the circuit when  $R_C$  increases. The frequency increase lowers  $\Delta I_L$ . Since the output voltage ripple is obtained by multiplying  $R_C$  by  $\Delta I_L$ , the sensitivity of the output voltage ripple on the ESR becomes small.

Fig. 25 illustrates the effect of the variations of the inductor value on the output voltage ripple. The proposed circuit has a much lower sensitivity (<14%) to variations in L than the conventional methods (100%). Therefore, in the proposed circuit, the inductor saturation gives rise to lower undesirable effects on the output voltage. The range of the output voltage for a given input voltage is given in Fig. 26, which reveals a fairly good regulation. The maximum value of the output voltage is limited by the input voltage level, the control system, the voltage drop on  $R_L$ , and the switch, SW. The minimum value of the input voltage is mainly limited by the gate threshold voltage of SW.

## VI. CONCLUSIONS

In this paper, we presented an auto mode-hopping ripple control buck converter which operates in a wide range of the input and output voltages and a wide range of output current variation with high efficiencies. The operations under the light load and very light load conditions were enhanced by using a state-dependent hysteretic comparator which changed the operating modes automatically to achieve high efficiency and low output voltage ripple. The comparator enabled the converter to support a wide range of load current. Analytical expressions were presented for different parameters of the converter. The circuit was designed and implemented. The results showed high efficiencies of the circuit and its low sensitivity to the circuit elements such as the inductor, the equal series resistance (ESR), the output capacitor, and the inductor saturation. The converter efficiency was high (up to 92%) while the output voltage ripple was very small (less than 25mV). The load regulation was about 0.02% which was an indication of the high performance of the proposed converter.



(a) High load to light load: Ihigh load = 1A, Ilight load = 50mA



(c) High load to very light load: Ihigh load= 1A, Ivery light load = 5mA



(e) Light load to very light load: Ilight load= 50mA, Ivery light load=5mA



(b) Light load to high load: Ihigh load = 1A, Ilight load = 50mA



(d) Very light load to high load: Ihigh load = 1A, Ivery light load = 5mA



(f) Very Light load to light load: I light load = 50mA, Ivery light load = 5mA

Fig. 23. Load transient responses. Experimental conditions:  $T = 27^{\circ}C, V_{in} = 32V, V_{out} = 16V, \Delta = 5mV, L = 200\mu H, R_L = 0.1\Omega, R_C = 0.1\Omega, C = 220\mu F.$ 



Fig. 24. Output voltage ripple versus RC (ESR). Simulation and experimental conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $L = 200\mu H$ ,  $R_L = 0.1\Omega$ ,  $C = 220\mu F$ .



Fig. 25. Output voltage ripple versus the inductor value. Simulation and experimental conditions:  $T = 27^{\circ}C$ ,  $V_{in} = 32V$ ,  $V_{out} = 16V$ ,  $I_{load} = 1A$ ,  $\Delta = 5mV$ ,  $R_L = 0.1\Omega$ ,  $R_C = 0.1\Omega$ ,  $C = 220\mu F$ .



Fig. 26. Range of input and output operating voltages.

#### REFERENCES

- W. Wang and G. Choi, "Minimum-energy LDPC decoder for real-time mobile application," *EDAA Int. Conf. Design Automation and Test*, pp. 343-348, 2007.
- [2] S. Zhou and G. A. Rinc?n-Mora, "A high efficiency, soft switching DC-DC converter with adaptive surrent-ripple sontrol for portable applications," *IEEE Trans. Circuits and Systems*, Vol. 53, No. 4, pp. 319-323, Apr. 2006.
- [3] Barrado, A. Lázaro, J. Pleite, R. Vázquez, J. Vázquez, and E. Olías, "Linear-non-linear control (LnLc) for DC-DC buck converters: stability and transient response analysis," *IEEE Int. Conf. Power Electronics*, Vol. 2, pp. 1329-1335, Sep. 2004.
- [4] S.K. Baranwal, A. Patra, and B. Culpepper, "Self oscillating control of a synchronous DC-DC buck converter," *IEEE Int. Conf. Power Electronics Specialists*, Vol. 5, pp. 3671-3674, Jun. 2004.
- [5] P. Gupta and A. Patra, "Super-stable energy based switching control scheme for DC-DC buck converter circuits," *IEEE*, Vol. 4, pp. 3063-3066, May 2005.
- [6] I. Kondratiev, E. Santi, R. Dougal, and G. Veselov, "Synergetic control for DC-DC buck converters with constant power load," *IEEE Int. Conf. Power Electronics*, Vol. 5, pp. 3758-3764, Jun. 2004.
- [7] S. K. Mazumder, A. H. Nayfeh, and D. Borojevic, "Robust control of parallel DC-DC buck converters by combining integral-variablestructure and multiple-sliding-surface control schemes," *IEEE Trans. Power Electronic*, Vol. 17, No. 3, pp. 428-437, May 2002.
- [8] G. Ioannidis, A. Kandianis, and S.N. Manias, "Novel control design for the buck converter," *IEEE Proc-Electr Power Appl.*, Vol. 145, No. 1, pp. 39-47, Jan. 1998.
- [9] T. Suntio, "Analysis and modeling of peak-current-mode-controlled buck converter in DICM," *IEEE Trans. Industrial Electronics*, Vol. 48, No. 1, pp.127-135, Feb. 2001.
- [10] D. W. Kang, Y. B. Kim, and J. T. Doyle, "A high-efficiency fully digital synchronous buck converter power delivery system based on a finitestate machine," *IEEE Trans. Very Large Scale Integration (VLSI)*, Vol. 14, No. 3, pp. 229-240, Mar. 2006.
- [11] Y. Zhang, R. Zane, and D. Maksimovic, "Current sharing in digitally controlled masterless multi-phase DC-DC converters," *IEEE Int. Conf. Power Electronics*, pp. 2722-2728, Jun. 2005.
- [12] R. Oliva, S. S. Ang, and G. E. Bortolotto, "Digital control of a voltagemode synchronous buck Converter," *IEEE Trans. Power Electronics*, Vol. 21, No. 1, pp. 157-163, Jan. 2006.
- [13] N. Das and M. K. Kazimierczuk, "Power losses and efficiency of buck PWM DC-DC power convertor," *IEEE Int. Conf. Electrical Insulation*, pp. 417-423, Oct. 2005.
- [14] M. Ludwig, M. Duffy, T. O'Donnell, P. McCloskey, and S. C. Ó Mathùna, "PCB integrated inductors for low power DC/DC converter," *IEEE Trans. Power Electronics*, Vol. 18, No. 4, pp. 937-945, Jul. 2003.
- [15] Z. Yang, S. Ye, and Y. F. Liu, "A new resonant gate drive circuit for synchronous buck converter," *IEEE the Premier Global Event In power Electronic*, pp. 52-58, Mar. 2006.
- [16] K. Yao and F. C. Lee, "A novel resonant gate driver for high frequency synchronous buck converters," *IEEE Trans. Power Electronics*, Vol. 17, No. 2, pp. 180-186, Mar. 2002.
- [17] M. Gildersleeve, H. P. Forghani-Zadeh, and G. A. Rinc?n-Mora, "A comprehensive power analysis and a highly efficient, mode-hopping dcdc converter," *in Proc. IEEE Asia-Pacific Conf. ASIC*, pp. 153-156, Nov. 2002.
- [18] K. H. Liu and F. C. Y. Lee, "Zero-voltage switching technique in DC/DC converters," *IEEE Trans. Power Electronics*, Vol. 5, No. 3, pp. 293-304, Jul. 1990.

- [19] A. Dancy and A. Chandrakasan, "Techniques for aggressive supply voltage scaling and efficient regulation," *IEEE Int. Conf. Custom Integrated Circuits*, pp. 579-586, 1997.
- [20] V. Vorperian, "Quasi-square-wave converters: topologies and analysis," *IEEE Trans. Power Electronics*, Vol. 3, No. 2, pp. 183-191, Apr. 1988.
- [21] C. M. Wang, "Novel zero-voltage-transition PWM DC-DC converters," *IEEE Trans. Industrial Electronics*, Vol. 53, No. 1, pp. 254-262, Feb. 2006.
- [22] M. Wilcox and R. Flatness, "Control circuit and method for maintaining high efficiency over broad current ranges in a switching regulator circuit" U.S Patent 6,580,258, Jun. 17, 2003.
- [23] A. Prodic and D. Maksimovic, "Digital PWM controller and current estimator for a low-power switching converter," *Proc. 7th Annu. Workshop Computers in Power Electronics*, pp. 123-128, 2000.
- [24] B. Arbetter, R. Erickson, and D. Maksimovic, "DC-DC converter design for battery-operated systems," in Proc. 26th Annual IEEE Power Electronics Specialists Conf., Vol. 1, pp. 103-109, Jun. 1995.
- [25] C. H. Tso and J. C. Wu, "A ripple control buck regulator with fixed output frequency," *IEEE Power Electronics Letters*, Vol. 1, No. 3, pp. 61-63, Sep. 2003.
- [26] M. Castilla, L. G. Vicuna, J.M. Guerrero, J. Matas, and J. Miret, "Design of voltage-mode hysteretic controllers for synchronous buck converters supplying microprocessor loads," *IEE Proc.-Electr. Power Appl.*, Vol. 152, No. 5, pp. 1171-1178, Sep. 2005.
- [27] K. D. T. Ngo, S. K. Mishra, and M. Walters, "Synthetic-ripple modulator for synchronous buck converter," *IEEE Power Electronics Letters*, Vol. 3, No. 4, pp. 148-151, Dec. 2005.
- [28] K. Wong, "Output capacitor stability study on a voltage-mode buck regulator using system-poles approach," *IEEE Trans. Circuits And Systems*, Vol. 51, No. 8, pp. 436-441, Aug. 2004.



**Ehsan Rokhsat-Yazdi** was born in Yazd, Iran in 1980. He received a B.S. degree from Amirkabir University and a M.S. degree from the University of Tehran, Iran, in Electrical Engineering, in 2005 and 2007, respectively. His research interests are in the areas of power and industrial electronics, voltage converters, and sensor circuits.



Ali Afzali-Kusha (SM'06) received his B.Sc., M.Sc., and Ph.D. degrees in Electrical Engineering from Sharif University of Technology, the University of Pittsburgh, and the University of Michigan in 1988, 1991, and 1994, respectively. From 1994 to 1995, he was a Post-Doctoral Fellow at the University of Michigan. Since 1995, he has been with the University of Tehran, where he is currently a Professor in the School of Electrical and Computer Engineering and the Director of the

Low-Power High-Performance Nanosystems Laboratory. Also, while on a research leave from the University of Tehran, he was a Research Fellow at the University of Toronto and the University of Waterloo in 1998 and 1999, respectively. His current research interests include low-power high-performance design methodologies from the physical design level to the system level for the nanoelectronics era. Dr. Afzali-Kusha is a senior member of IEEE.



Massoud Pedram received a B.S. degree in EE from Caltech in 1986 and a Ph.D. degree in EECS from UC-Berkeley in 1991. He joined the department of Electrical Engineering at the University of Southern California in 1991 where he is currently a full professor. Dr. Pedram has served on the technical program committee of many technical conferences, including the Design Automation Conference, and the Design and Test in Europe Conference. He co-founded and served as the

Technical Chair and General Chair of the Int'l Symposium on Low Power Electronics and Design in 1996 and 1997, respectively. His research has received a number of awards including two ICCD Best Papers, two DAC Best Papers, an IEEE T-VLSI Best Paper, and an IEEE T-CAS-II Best Paper. He is a recipient of the NSF's Young Investigator Award (1994) and the Presidential Faculty Fellows Award (1996). Dr. Pedram, who is a Fellow of the IEEE, currently serves as the Editor-in-Chief of the ACM Transactions on Design Automation of Electronic Systems. His current work focuses on low power electronics and energy-efficient information processing systems.