# A Novel Modified Switched Inductor Boost Converter With Reduced Switch Voltage Stress 

Shima Sadaf ${ }^{( }$, Student Member, IEEE, Mahajan Sagar Bhaskar ${ }^{\circledR}$, Member, IEEE, Mohammad Meraj ${ }^{\bullet}$, Student Member, IEEE, Atif Iqbal ${ }^{\bullet}$, Senior Member, IEEE, and Nasser Al-Emadi, Member, IEEE


#### Abstract

Recently, switched inductor (SI) and switched capacitor techniques in dc-dc converter are recommended to achieve high voltage by using the principle of parallel charging and series discharging of reactive elements. It is noteworthy that four diodes, one high-voltage rating switch, and two inductors are required to design classical SI boost converter (SIBC). Moreover, in classical SIBC, the switch voltage stress is equal to the output voltage. In this article, modified SIBC (mSIBC) is proposed with reduced voltage stress across active switches. The proposed mSIBC configuration in this article is transformerless and simply derived by replacing the one diode of the classical SI structure with an active switch. As a result, mSIBC required low-voltage rating active switches, since the total output voltage is shared into two active switches. Moreover, the proposed mSIBC is low in cost, provides higher efficiency, and requires the same number of components compared with the classical SIBC. The continuous conduction mode and discontinuous conduction mode analysis, the effect of nonidealities on voltage gain, design methodology, and comparison are presented in detail. The operation and performance of the designed $500-\mathrm{W}$ mSIBC are experimentally validated under different perturbations.


Index Terms-Boost converter, dc-dc converter, high voltage gain, switched inductor (SI), voltage stress reduction.

## I. Introduction

IN THE recent past years, attention toward the utilization of renewable energy sources to produce electricity has considerably increased throughout the world. Photovoltaic and fuel cells have gained sufficient attention as renewable energy generation sources. However, the output of these renewable energy sources

[^0]is low, which is insufficient to use in all the applications [1]. Therefore, a highly efficient and high-gain dc-dc converter is required to be included in the system. In order to step-up the voltage or current with high gain, dc-dc power converters are essential in case of many applications, for e.g., photovoltaic and fuel cell energy conversion, uninterruptible power supply, dc microgrid, automobile, high-intensity discharged lamp ballast, LED, hybrid vehicle, etc., for the utilization of low-voltage sources [2], [3]. As far as the conventional boost converter is concerned, theoretically, it provides a high voltage gain at a duty cycle value closer to unity. However, practically, the converter voltage gain is restricted by the inductor's parasitic resistance, reverse diode recovery problem, electromagnetic interferences, use of extreme duty cycle (closer to unity), rating of semiconductor devices, high conduction loss at a switch, and effect of parasitic resistance of capacitor [4], [5].

In literature, many power converter topologies are recently published based on several boosting techniques [6]. In order to achieve high voltage and isolation, transformer-based converters, such as flyback, push-pull, and H-Bridge, could be good options. Nonetheless, these converter structures are bulky, large, and costly due to the requirement of a high-frequency transformer and supplementary circuitry for dealing with the leakage inductance energy [6]-[8]. Moreover, the active switches of these converters suffer from high-voltage stress due to transformer leakage inductance. Consequently, additional energy regeneration techniques and voltage clamping techniques are required to recycle the leakage energy and minimize the voltage stress of active switches [9], [10]. Coupled-inductor-based topologies can provide a solution to attain high voltage gain with or without isolation; however, additional clamped circuitry and input filter are required to reduce ripples and leakage inductor energy recovery schemes which increases the cost. Furthermore, extra losses associated with the clamp circuit will be introduced as well [11]-[13]. Moreover, these structures are complex, and the gain factor is dependent on the coupling coefficient of the coupled inductors. Cascaded and quadratic boost converter structures can be other possible solutions; however, there is still a requirement of high-voltage devices as the switch voltage stress is the same as the output voltage. Furthermore, the cascade structure of two or multiple dc-dc converters leads to circuit complexity and a higher cost. Moreover, the complex control is required since the voltage gain is highly nonlinear, and two or multiple power switches need to be synchronized [6], [14].


Fig. 1. Power circuitry. (a) Existing configuration of transformerless high step-up dc-dc converter or classical SIBC [17], [21]. (b) Proposed converter.

In order to overcome the drawbacks of the abovementioned converters, switched inductor (SI), hybrid switched-inductor and capacitor, interleaved front-end structure, and multiplier-based converters are possible solutions [14]-[18]. However, in most cases, several power stages are required, and the voltage stress across active switches is high or equal to the total output voltage. Moreover, the use of many multiplier cells leads to an increase in system size and cost. In order to reduce voltage and current stresses on the active switches and to attain a higher step-up voltage gain without a high duty cycle, converters topologies are proposed in [19]-[21]. However, the converters proposed in [19] and [20] required a large number of reactive components in the intermediate stage. Moreover, multiple stages are used to achieve high voltage. The circuits proposed in [21]-[23] are only suitable under floating load conditions, and there is no significant improvement in the voltage gain even by including more switches in the circuit. High-gain and double-duty triple-mode converters are proposed to achieve higher voltage gain without utilizing transformer, coupled inductor, voltage multiplier, and multiple voltage lifting techniques [22], [23]. These converters have a wide operating range of duty cycle and can achieve a high output voltage. However, the major drawbacks of these converters are their complex control algorithm because of the utilization of two duty cycles and the use of three switches, which increases complexity, size, and cost. Moreover, these converters are suitable only for floating output.

In this article, modified SI boost converter (mSIBC) is proposed with reduced voltage stress across active switches by modifying the structure of classical SI boost converter (SIBC). The continuous conduction mode (CCM) and discontinuous conduction mode (DCM) analyses, the effect of unequal inductances, the effect of nonidealities, comparison, and design of mSIBC are presented in detail. The experimental results of mSIBC are presented to validate the proposed concept. This article is organized as follows. Section II presents the power circuitry, steady-state characteristics, small-signal modeling, and CCM and DCM analyses. The effect of unequal inductance is discussed in Section III. Subsequently, the effects of nonidealities of components/devices and efficiency analysis are discussed in Section IV. The comparison of the converters is given in Section V. Section VI deals with design methodology, closedloop controller strategy, and experimental results of designed mSIBC. Finally, concluding remarks are provided in Section VII.

## II. Modified SI Boost Converter

Fig. 1(a) shows the existing configuration of transformerless high step-up dc-dc converter or classical SIBC [17], [21].

In SIBC, SI circuitry is employed to achieve higher voltage gain compared with the classical boost converter. However, it is noteworthy that the voltage stress across switches increases with voltage gain and total output appears across the switch. Therefore, slight modification without increasing the number of components has been done in the power circuit of classical SIBC to reduce the voltage stress of switch and achieve the same voltage gain. The proposed dc-dc converter utilizes the inherent switched-inductor technique (parallel charging and series discharging of inductors) to achieve high step-up voltage gain.

## A. Power Circuit

Fig. 1(b) shows the power circuit of the proposed mSIBC, which consists of two active switches $S_{1}$ and $S_{2}$, three diodes $D_{1}, D_{2}$, and $D_{o}$, two inductors $L_{1}$ and $L_{2}$, capacitor $C_{o}$, and load $R_{o}$. The proposed mSIBC configuration is transformerless and simply derived by replacing one diode of the SI network of classical SIBC with an active switch. It is noteworthy that the total number of components in the proposed mSIBC and classical SIBC is the same and provides the same voltage gain. However, in the proposed mSIBC, the total output voltage is distributed among the two active switches. Therefore, low-voltage rating switches can be employed to design the power circuit of the proposed mSIBC configuration. Initially, to analyze the steady-state characteristics of the proposed mSIBC configuration in CCM, all components are considered ideal and the voltage drop across semiconductor devices due to ON-state resistance is neglected, and the capacitor is large enough to provide ripple-free voltage. In this section, it is considered that the inductors $L_{1}$ and $L_{2}$ are equal in inductance that means $L_{1}=L_{2}=L$ (ideal case). Based on the circuitry, the currents through inductor $L_{1}$ and $L_{2}$ are equal and written as

$$
\begin{equation*}
i_{L}=i_{L 1}=i_{L 2} \tag{1}
\end{equation*}
$$

The typical waveforms of mSIBC for CCM and DCM are shown in Fig. 2(a) and (b), respectively; where $T_{\text {ON }}$ is the time period for mode I (i.e., time $t_{0}-t_{1}$ ), and $T_{S}$ is the total time period.

## B. CCM—Operating Principle and Small-Signal Modeling

The working of the proposed mSIBC for CCM is divided into two modes; mode I when both switches $S_{1}$ and $S_{2}$ are turned ON (time $t_{0}-t_{1}$ ), and mode II when both switches $S_{1}$ and $S_{2}$ are turned OFF (time $t_{1}-t_{2}$ ).

1) Mode I (Time $\boldsymbol{t}_{0}-\boldsymbol{t}_{1}$ ): In this mode, inductor $L_{1}$ is magnetized by input supply $\left(v_{i}\right)$ through switch $S_{2}$, and inductor $L_{2}$ is magnetized by input supply $\left(v_{i}\right)$ through diode $D_{1}$ and switches $S_{1}$ and $S_{2}$. The capacitor $C_{o}$ is discharged through the load $R_{o}$. During this mode, diodes $D_{2}$ and $D_{o}$ are reversed biased, and diode $D_{1}$ is forward biased. The equivalent circuitry of mSIBC for this mode is shown in Fig. 3(a). It is noteworthy that both inductors are magnetized in parallel by input supply $v_{i}$ with the equal current. The voltages across inductors $L_{1}$ and $L_{2}$ are obtained as

$$
\begin{equation*}
v_{L}=v_{L 1}=v_{L 2}=v_{i} . \tag{2}
\end{equation*}
$$



Fig. 2. Typical waveforms of mSIBC for (a) CCM and (b) DCM.


Fig. 3. Equivalent circuit. (a) ON state. (b) OFF state.

The input current $i_{i}$ is obtained as

$$
\begin{equation*}
i_{i}=2 i_{L}=2 i_{L 1}=2 i_{L 2} \tag{3}
\end{equation*}
$$

The differential expression for the inductors $L_{1}$ and $L_{2}$ and capacitor $C_{o}$ can be obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L}\right)}{d t}=\frac{d\left(i_{L 1}\right)}{d t}=\frac{d\left(i_{L 2}\right)}{d t}=\frac{v_{i}}{L}, \quad \frac{d\left(v_{C o}\right)}{d t}=\frac{-v_{o}}{C_{o} R_{o}} \tag{4}
\end{equation*}
$$

2) Mode II (Time $\boldsymbol{t}_{1}-\boldsymbol{t}_{2}$ ): In this mode, both the inductors $L_{1}$ and $L_{2}$ are demagnetized in series with the input voltage $v_{i}$ to provide energy to the load $R_{o}$ and charged the capacitor $C_{o}$ through diode $D_{2}$ and $D_{o}$. During this mode, diodes $D_{2}$ and $D_{o}$ are forward biased, and diode $D_{1}$ is reversed biased. The equivalent circuit of mSIBC for this mode is shown in Fig. 3(b). The voltages across inductors $L_{1}$ and $L_{2}$ are obtained as

$$
\begin{equation*}
v_{L}=v_{L 1}=v_{L 2}=\left(v_{i}-v_{o}\right) / 2 \tag{5}
\end{equation*}
$$

The input current $i_{i}$ is obtained as

$$
\begin{equation*}
i_{i}=i_{L}=i_{L 1}=i_{L 2} \tag{6}
\end{equation*}
$$

The differential expression for the inductor $L_{1}$ and $L_{2}$ and capacitor $C_{o}$ can be obtained as follows:

$$
\begin{align*}
\frac{d\left(i_{L}\right)}{d t} & =\frac{d\left(i_{L 1}\right)}{d t}=\frac{d\left(i_{L 2}\right)}{d t}=\frac{v_{i}-v_{o}}{2 L}, \frac{d\left(v_{C o}\right)}{d t} \\
& =\frac{1}{C_{o}}\left(i_{L}-\frac{v_{o}}{R_{o}}\right) \tag{7}
\end{align*}
$$

Assume, in general, $\langle x\rangle$ is the average value of variable $x$. Using (2)-(7), the average equations are obtained as follows:

$$
\left\{\begin{array}{l}
L \frac{d\left\langle i_{L}\right\rangle}{d t}=\frac{\left\langle v_{i}\right\rangle(1+d)-\left\langle v_{o}\right\rangle(1-d)}{2}  \tag{8}\\
C_{o} \frac{d\left\langle v_{C o}\right\rangle}{d t}=\left\langle i_{L}\right\rangle(1-d)-\frac{\left\langle v_{o}\right\rangle}{R_{o}},\left\langle i_{i}\right\rangle=\left\langle i_{L}\right\rangle(1+d)
\end{array}\right.
$$

where $d$ is a variable used for duty. In order to obtain the smallsignal model from (8), perturbation variables are necessary. Therefore, small ac variation with small magnitude is assumed in each variable of (8). Therefore

$$
\left\{\begin{array}{l}
\left\langle v_{i}\right\rangle=V_{i}+\hat{v}_{i},\left\langle v_{C o}\right\rangle=V_{C o}+\hat{v}_{C o},\left\langle v_{o}\right\rangle=V_{o}+\hat{v}_{o}  \tag{9}\\
\left\langle i_{L}\right\rangle=I_{L}+\hat{i}_{L},\left\langle i_{i}\right\rangle=I_{i}+\hat{i}_{i}, d=D+\hat{d}
\end{array}\right.
$$

where

$$
\begin{equation*}
\left\{\left|\hat{v}_{i}\right| \ll V_{i},\left|\hat{v}_{C o}\right| \ll V_{C o},\left|\hat{v}_{o}\right| \ll V_{o},\left|\hat{i}_{L}\right| \ll I_{L},\left|\hat{i}_{i}\right| \ll I_{i}\right. \tag{10}
\end{equation*}
$$

Using (8)-(10)

$$
\left\{\begin{array}{l}
L \frac{d\left(I_{L}+\hat{i}_{L}\right)}{d t}=\frac{\left(V_{i}+\hat{v}_{i}\right)(1+D+\hat{d})-\left(V_{o}+\hat{v}_{o}\right)(1-D-\hat{d})}{2}  \tag{11}\\
C_{o} \frac{d\left(V_{C_{o}}+\hat{v}_{C o}\right)}{d t}=\left(I_{L}+\hat{i}_{L}\right)(1-D-\hat{d})-\frac{V_{o}+\hat{v}_{o}}{R_{o}} \\
I_{i}+\hat{i}_{i}=\left(I_{L}+\hat{i}_{L}\right)(1+D+\hat{d})
\end{array}\right.
$$

Using (11), the dc variable equation can be obtained as follows:

$$
\begin{align*}
0 & =\frac{V_{i}(1+D)-V_{o}(1-D)}{2}, 0=I_{L}(1-D)-\frac{V_{o}}{R_{o}} \\
I_{i} & =I_{L}(1+D) \tag{12}
\end{align*}
$$

Using (12), the voltage gain of the mSIBC is obtained as follows:

$$
\begin{equation*}
M=V_{o} / V_{i}=(1+D) /(1-D) \tag{13}
\end{equation*}
$$



Fig. 4. Small-signal model of the proposed mSIBC converter ( $L_{1}=L_{2}$ $=L$ ).
where $M$ is the voltage gain, and $D$ is the duty cycle. It is observed that the voltage gain of mSIBC and classical SIBC is the same. By neglecting second-order term in (11), the small-signal ac equations are obtained as follows:

$$
\left\{\begin{array}{l}
L \frac{d\left(\hat{i}_{L}\right)}{d t}=\frac{\left(V_{i}+V_{o}\right) \hat{d}+(1+D) \hat{v}_{i}-(1-D) \hat{v}_{o}}{2}  \tag{14}\\
C_{o} \frac{d\left(\hat{v}_{C o}\right)}{d t}=-I_{L} \hat{d}+(1-D) \hat{i}_{L}-\left(\hat{v}_{o} / R_{o}\right) \\
\hat{i}_{i}=I_{L} \hat{d}+(1+D) \hat{i}_{L}
\end{array}\right.
$$

Using (14), the small-signal model is obtained and shown in Fig. 4, in which $T_{A}$ and $T_{B}$ are ideal transformers with the turn ratio $1:(1+D)$ and $(1-D): 1$, respectively. Using the Laplace transform, the relation between $\hat{d}(S), \hat{v}_{i}(S)$, and $\hat{v}_{o}(S)$ is obtained as follows:

$$
\begin{equation*}
\hat{v}_{o}(S)=M_{i}(S) \hat{v}_{i}(S)+M_{d}(S) \hat{d}(S) \tag{15}
\end{equation*}
$$

where $M_{i}(S)$ and $M_{d}(S)$ are expressed as follows:

$$
\begin{align*}
M_{i}(S) & =\left.\frac{\hat{v}_{o}(S)}{\hat{v}_{i}(S)}\right|_{\hat{d}(S)=0} \\
& =\frac{(1+D) /(1-D)}{1+2 L S / R_{o}(1-D)^{2}+2 L C_{o} S^{2} /(1-D)^{2}}  \tag{16}\\
M_{d}(S) & =\left.\frac{\hat{v}_{o}(S)}{\frac{\hat{d}(S)}{}}\right|_{\hat{v}_{i}(S)=0} \\
& =\frac{\left(V_{i}+V_{o}\right) /(1-D)-2 I_{L} L S /(1-D)^{2}}{1+2 L S / R_{o}(1-D)^{2}+2 C_{o} L S^{2} /(1-D)^{2}} \tag{17}
\end{align*}
$$

## C. DCM—Operating Principle and Analysis

The working of the proposed mSIBC for DCM is divided into three modes; one when switches $S_{1}$ and $S_{2}$ are turned ON (ON state), second when switches $S_{1}$ and $S_{2}$ are turned OFF and inductor currents are nonzero, and third when switches $S_{1}$ and $S_{2}$ are turned OFF and inductor currents are zero. Let us assume the inductor current reaches zero at time $t_{2}$, as shown in Fig. 2(b). In typical DCM characteristics [see Fig. 2(b)], $K_{1} T_{S}$ or $T_{\mathrm{ON}}$ is mode I time period (i.e., time $t_{0}-t_{1}$ ), $K_{2} T_{S}$ or $T_{\mathrm{OFF}, 1}$ (i.e., time


Fig. 5. Equivalent circuitry for the DCM mode.
$t_{1}-t_{2}$ ) is mode II time period, and $K_{3} T_{S}$ or $T_{\mathrm{OFF}, 2}$ (i.e., time $t_{2}-t_{3}$ ) is mode III time period.

1) Mode I $\left(t_{0}-t_{1}\right)$ —Switches $S_{1}$ and $S_{2}$ Are Turned on: For this mode, the operation of mSIBC and equivalent circuitry is the same as CCM mode I. In this mode, both inductors $L_{1}$ and $L_{2}$ are magnetized in parallel by input voltage $v_{i}$. At the starting of this mode (time $t_{\mathrm{o}}$ or $t_{o}+T_{s}$ ), both inductors $L_{1}$ and $L_{2}$ currents started from zero level and reached the maximum level at the end of this mode. The maximum current through inductors $L_{1}$ and $L_{2}$ can be obtained as follows:

$$
\begin{equation*}
I_{L, \max }=I_{L 1, \max }=I_{L 2, \max }=V_{i} K_{1} / L f_{s} \tag{18}
\end{equation*}
$$

where $I_{L 1, \text { max }}$ and $I_{L 2, \text { max }}$ are the maximum currents through inductor $L_{1}$ and $L_{2}$, respectively, and $f_{s}=1 / T_{S}$ is the switching frequency. The current ripples of inductors $L_{1}$ and $L_{2}$ can be obtained as

$$
\begin{equation*}
\Delta I_{L}=\Delta I_{L 1}=\Delta I_{L 2}=V_{i} K_{1} / L f_{s} \tag{19}
\end{equation*}
$$

where $\Delta I_{L 1}$ and $\Delta I_{L 2}$ are the current ripples of inductor $L_{1}$ and $L_{2}$, respectively.
2) Mode II $\left(t_{1}-t_{2}\right)$ —Switches $S_{1}$ and $S_{2}$ Are Turned off and Inductor Currents Are Nonzero: For this mode, the operation of mSIBC and equivalent circuitry is the same as CCM mode II. In this mode, inductors $L_{1}$ and $L_{2}$ are demagnetized in series with input voltage $v_{i}$ to charge capacitor $C_{o}$ and provide energy to load $R_{o}$. At the starting of this mode (time $t_{1}$ or $t_{1}+T_{s}$ ), both inductors $L_{1}$ and $L_{2}$ currents started from the maximum current level and reached zero level at the end of this mode (time $t_{2}$ or $t_{2}+T_{s}$ ). Another expression for the maximum current level through inductor $L_{1}$ and $L_{2}$ can be obtained as follows:

$$
\begin{equation*}
I_{L, \max }=I_{L 1, \max }=I_{L 2, \max }=\left(V_{o}-V_{i}\right) K_{2} / 2 L f_{s} \tag{20}
\end{equation*}
$$

The current ripples of inductors $L_{1}$ and $L_{2}$ can be obtained as

$$
\begin{equation*}
\Delta I_{L}=\Delta I_{L 1}=\Delta I_{L 2}=\left(V_{o}-V_{i}\right) K_{2} / 2 L f_{s} \tag{21}
\end{equation*}
$$

3) Mode III $\left(t_{2}-t_{3}\right)$-Switches $S_{1}$ and $S_{2}$ Are Turned off and Inductor Currents Are Zero: The equivalent circuitry for this mode is shown in Fig. 5. In this mode, switches $S_{1}$ and $S_{2}$ are turned OFF and inductors $L_{1}$ and $L_{2}$ currents are at zero level. Therefore, stored energies of inductors $L_{1}$ and $L_{2}$ are zero. All the diodes $D_{o}-D_{2}$ are reversed biased, and capacitor $C_{o}$ is discharged through load $R_{o}$.

Using (19) and (20), the time period of mode II i.e., $K_{2} T_{s}$ or $T_{\text {OFF,1 }}$ can be obtained as

$$
\begin{equation*}
K_{2} T_{s} \text { or } T_{\mathrm{OFF}, 1}=2 V_{i} K_{1} /\left(V_{o}-V_{i}\right) f_{s} \tag{22}
\end{equation*}
$$

It is known that

$$
\begin{equation*}
T_{\mathrm{ON}}+T_{\mathrm{OFF}, 1}+T_{\mathrm{OFF}, 2}=T_{s} \tag{23}
\end{equation*}
$$

The time period for mode I and mode III can be obtained as

$$
\begin{equation*}
T_{\mathrm{ON}}=\frac{K_{1}}{f_{s}}, K_{3} T_{s} \text { or } T_{\mathrm{OFF}, 2}=1-\frac{1}{f_{s}}\left[K_{1}+\frac{2 V_{i} K_{1}}{\left(V_{o}-V_{i}\right)}\right] . \tag{24}
\end{equation*}
$$

From Fig. 2(b), the average current through capacitor $C_{o}$ can be obtained as

$$
\begin{equation*}
I_{C o}=0.5\left(K_{2} \times I_{L, \max }\right)-I_{o}=0.5\left(K_{2} \times I_{L, \max }\right)-V_{o} / R_{o} . \tag{25}
\end{equation*}
$$

By using (22) and (25)

$$
\begin{equation*}
I_{C o}=0.5\left(\frac{2 V_{i} K_{1}}{V_{o}-V_{i}} \times \frac{V_{i} K_{1}}{L f_{s}}\right)-\frac{V_{o}}{R_{o}} . \tag{26}
\end{equation*}
$$

Under steady-state condition, any capacitor average current is always zero. Therefore, (26) can be rewritten as

$$
\begin{equation*}
\frac{2 V_{i} K_{1}}{V_{o}-V_{i}} \times \frac{V_{i} K_{1}}{L f_{s}}=\frac{2 V_{o}}{R_{o}} \tag{27}
\end{equation*}
$$

Using (27), the quadratic equation is obtained as

$$
\begin{equation*}
\left(\frac{V_{o}}{V_{i}}\right)^{2}-\frac{V_{o}}{V_{i}}-\frac{K_{1}^{2}}{\xi_{L}}=0 \tag{28}
\end{equation*}
$$

where $\xi_{L}$ is the normalized time constant for inductors $L_{1}$ and $L_{2}$, and its value is equal to $L f_{s} / R_{o}$. Therefore, the variation in $\xi_{L}$ is based on the value of $L, f_{s}$, and $R_{o}$. By solving (28), the voltage gain of mSIBC for DCM $\left(M_{\mathrm{DCM}}\right)$ can be obtained as

$$
\begin{align*}
M_{\mathrm{DCM}} & =\frac{V_{o}}{V_{i}}=\frac{1}{2}+\left(\frac{0.25 \xi_{L}+K_{1}^{2}}{\xi_{L}}\right)^{1 / 2} \\
& =\frac{1}{2}+\left(\frac{1}{4}+\frac{K_{1}^{2} R_{o}}{L f_{s}}\right)^{1 / 2} \tag{29}
\end{align*}
$$

Suppose that the proposed mSIBC configuration is operated at the boundary of CCM and DCM, then the voltage gain of CCM and DCM is same. Therefore, by using (13) and (29)

$$
\begin{equation*}
\frac{V_{o}}{V_{i}}=0.5+\left(\frac{0.25 \xi_{L B}+K_{1}^{2}}{\xi_{L B}}\right)^{1 / 2}=\frac{1+D}{1-D} \tag{30}
\end{equation*}
$$

It is known that the mode I for CCM and DCM is the same. Therefore, $K_{1}=D$, and the normalized boundary time constant $\left(\xi_{L B}\right)$ for inductors $L_{1}$ and $L_{2}$ can be obtained as

$$
\begin{equation*}
\xi_{L B}=0.5\left(D^{3}-2 D^{2}+D\right) /(1+D) . \tag{31}
\end{equation*}
$$

Fig. 6 depicts the plot of $\xi_{L B}$ versus $D$; where DCM and CCM regions are shown. If the value of $\xi_{L B}$ is larger than $\xi_{L B}$, then the proposed mSIBC configuration operates in DCM.

## III. Effect of Unequal Inductances on Voltage Gain

The operation of the proposed converter depends on the values of the inductors $L_{1}$ and $L_{2}$. Mainly, the current waveforms through inductor $L_{1}$ and $L_{2}$ are dependent on the values of $L_{1}$ and $L_{2}$.


Fig. 6. Normalized boundary time constant versus duty cycle.


Fig. 7. When $L_{1}>L_{2}$. (a) Inductor currents. (b) Mode II.

## A. When the Value of $L_{1}$ is Larger Than the Value of $L_{2}$

The characteristic waveforms of the inductor $L_{1}$ and $L_{2}$ currents are shown in Fig. 7(a). In this case, the converter operates in three modes as follows.

1) Mode I (Time $\boldsymbol{t}_{0}-\boldsymbol{t}_{1}$ ): In this mode, switches $S_{1}$ and $S_{2}$ are turned ON, and equivalent circuitry is the same as mode I of CCM. In this mode, inductors $L_{1}$ and $L_{2}$ are magnetized by input supply $v_{i}$, diodes $D_{2}$ and $D_{o}$ are reversed biased, diode $D_{1}$ is forward biased, and the capacitor $C_{o}$ is discharged through the load $R_{o}$. The input current $i_{i}$ is equal to sums of inductor currents, i.e., $i_{i}=i_{L 1}+i_{L 2}$. The slope of the inductor $L_{1}$ and $L_{2}$ currents can be obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L 1}\right)}{d t} \approx \frac{v_{i}}{L_{1}}, \frac{d\left(i_{L 2}\right)}{d t} \approx \frac{v_{i}}{L_{2}} . \tag{32}
\end{equation*}
$$

In this mode, the current through inductor $L_{1}$ is smaller than the current through inductor $L_{2}$ due to $L_{1}>L_{2}$.
2) Mode II (Time $\boldsymbol{t}_{1}-\boldsymbol{t}_{2}$ ): This mode occurs for short duration [ $Y T_{s}$, as shown in Fig. 7(a)] when switches $S_{1}$ and $S_{2}$ are just turned OFF. The equivalent circuitry is shown in Fig. 7(b), where diodes $D_{1}$ and $D_{2}$ are forward biased. During this mode, the currents through inductor $L_{1}$ increase with small positive slope (approximately zero slope) and the currents through inductor $L_{2}$
decreases with a large negative slope. The inductor $L_{1}$ is magnetized and inductor $L_{2}$ is demagnetized through path $v_{i}-L_{1}-$ $D_{2}-L_{2}-\left(\mathrm{C}_{\mathrm{o}} / / R_{o}\right)$ and $v_{i}-D_{1}-L_{2}-\left(\mathrm{C}_{\mathrm{o}} / / R_{o}\right)$, respectively. The value of current through inductor $L_{2}$ is larger than the current through inductor $L_{1}$. Also, the input current $i_{i}$ is equal to inductor $L_{2}$ currents, i.e., $i_{i}=i_{L 2}$, and the resultant current through diode $D_{1}$ is the subtraction of inductors $L_{2}$ and $L_{1}$ currents, i.e., $i_{L 2}-i_{L 1}$. The slope of the inductor $L_{1}$ and $L_{2}$ currents is obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L 1}\right)}{d t} \approx 0, \frac{d\left(i_{L 2}\right)}{d t} \approx \frac{v_{i}-v_{o}}{L_{2}} \tag{33}
\end{equation*}
$$

This mode ends as soon as the currents through inductor $L_{1}$ and $L_{2}$ are equal, and circuitry operates in mode III.
3) Mode III (Time $\boldsymbol{t}_{1}-\boldsymbol{t}_{2}$ ): In this mode, switches $S_{1}$ and $S_{2}$ are turned OFF, and equivalent circuitry is the same as CCM mode II. During this mode, diodes $D_{2}$ and $D_{o}$ are forward biased, and diode $D_{1}$ is reversed biased. Throughout this mode, inductors $L_{1}$ and $L_{2}$ are discharged in series with input voltage $v_{i}$ through load $R_{o}$. In this case, input current and the current through inductor $L_{1}$ and $L_{2}$ are equal, i.e., $i_{i}=i_{L 1}=i_{L 2}$. The voltage across inductor $L_{1}$ and $L_{2}$ is obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L 1}\right)}{d t}=\frac{v_{i}-v_{o}}{L_{1}+L_{2}}, \frac{d\left(i_{L 2}\right)}{d t}=\frac{v_{i}-v_{o}}{L_{1}+L_{2}} . \tag{34}
\end{equation*}
$$

Using small approximation and inductor volt second balance
For $L_{1} \Rightarrow v_{i}(D)+\frac{v_{i}-v_{o}}{L_{1}+L_{2}} L_{1}(1-D-Y)=0$
For $L_{2} \Rightarrow v_{i}(D)+\left(v_{i}-v_{o}\right) Y+\frac{v_{i}-v_{o}}{L_{1}+L_{2}} L_{2}(1-D-Y)=0$.

Solving (35) and (36), the voltage gain of mSIBC is obtained as

$$
\begin{equation*}
V_{o} /\left.V_{i}\right|_{L_{1}<L_{2}}=(1+D) /(1-D) \tag{37}
\end{equation*}
$$

## B. When the Value of $L_{1}$ is Smaller Than the Value of $L_{2}$

The typical waveforms of the inductor $L_{1}$ and $L_{2}$ currents are shown in Fig. 8(a). In this case, the converter operates in three modes as discussed in the following sections.

1) Mode I (Time $\boldsymbol{t}_{0}-\boldsymbol{t}_{1}$ ): In this mode, switches $S_{1}$ and $S_{2}$ are turned ON , and equivalent circuitry is the same as mode I of CCM. In this mode, inductors $L_{1}$ and $L_{2}$ are magnetized by input supply $v_{i}$, diodes $D_{2}$ and $D_{o}$ are reversed biased, diode $D_{1}$ is forward biased, and the capacitor $C_{o}$ is discharged through the load $R_{o}$. The input current $i_{i}$ is equal to the addition of inductor currents, i.e., $i_{i}=i_{L i}+i_{L 2}$. The slope of the inductor $L_{1}$ and $L_{2}$ currents can be obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L 1}\right)}{d t} \approx \frac{v_{i}}{L_{1}}, \frac{d\left(i_{L 2}\right)}{d t} \approx \frac{v_{i}}{L_{2}} \tag{38}
\end{equation*}
$$

In this case, the current through inductor $L_{1}$ is larger than the current through inductor $L_{2}$ due to $L_{1}<L_{2}$.
2) Mode II (Time $t_{1}-t_{2}$ ): This mode occurs for short duration [ $Y T_{s}$, as shown in Fig. 8(a)] when switches $S_{1}$ and $S_{2}$ are just turned OFF. The equivalent circuitry is shown in Fig. 8(b), where diodes $D_{1}$ and $D_{2}$ are reversed and forward biased, respectively.


Fig. 8. When $L_{1}<L_{2}$. (a) Inductor currents. (b) Mode II.

During this mode, the currents through inductor $L_{1}$ decreases with a large negative slope, and the currents through inductor $L_{2}$ increases with small positive slope (approximate zero slope). The value of current through inductor $L_{1}$ is larger than the current through inductor $L_{2}$. The inductor $L_{1}$ is demagnetized and inductor $L_{2}$ is magnetized through path $v_{i}-L_{1}-D_{S 1}-D_{o}-$ $\left(\mathrm{C}_{\mathrm{o}} / / R_{o}\right)$ and $v_{i}-L_{1}-D_{2}-L_{2}-D_{o}-\left(\mathrm{C}_{\mathrm{o}} / / R_{o}\right)$, respectively. However, the input current $i_{i}$ is equal to inductor $L_{1}$ currents, i.e., $i_{i}=i_{L 1}$, and the resultant current through diode $D_{S 1}$ is the subtraction of inductors $L_{1}$ and $L_{2}$ currents, i.e., $i_{L 1}-i_{L 2}$. The slope of the inductor $L_{1}$ and $L_{2}$ currents is obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L 1}\right)}{d t} \approx \frac{v_{i}-v_{o}}{L_{1}}, \frac{d\left(i_{L 2}\right)}{d t} \approx 0 \tag{39}
\end{equation*}
$$

This mode end as soon as the currents through inductors $L_{1}$ and $L_{2}$ are equal, and circuitry operates in mode III.
3) Mode III (Time $\mathbf{t}_{1}-\mathbf{t}_{2}$ ): In this mode, switches $S_{1}$ and $S_{2}$ are turned OFF, and equivalent circuitry is the same as CCM mode II. During this mode, diodes $D_{2}$ and $D_{o}$ are forward biased, and diode $D_{1}$ is reversed biased. Throughout this mode, inductors $L_{1}$ and $L_{2}$ are discharged in series with input voltage $v_{i}$ through load $R_{o}$. In this case, input current and the current through inductor $L_{1}$ and $L_{2}$ are equal, i.e., $i_{i}=i_{L 1}=i_{L 2}$. The voltage across inductor $L_{1}$ and $L_{2}$ can be obtained as follows:

$$
\begin{equation*}
\frac{d\left(i_{L 1}\right)}{d t}=\frac{v_{i}-v_{o}}{L_{1}+L_{2}}, \frac{d\left(i_{L 2}\right)}{d t}=\frac{v_{i}-v_{o}}{L_{1}+L_{2}} . \tag{40}
\end{equation*}
$$

Using small approximation and inductor volt second balance
For $L_{1} \Rightarrow v_{i}(D)+\left(v_{i}-v_{o}\right) Y+\frac{v_{i}-v_{o}}{L_{1}+L_{2}} L_{1}(1-D-Y)=0$

For $L_{2} \Rightarrow v_{i}(D)+\frac{v_{i}-v_{o}}{L_{1}+L_{2}} L_{2}(1-D-Y)=0$.
Solving (41) and (42), the voltage gain of mSIBC is obtained as

$$
\begin{equation*}
V_{o} /\left.V_{i}\right|_{L_{1}>L_{2}}=(1+D) /(1-D) \tag{43}
\end{equation*}
$$



Fig. 9. Equivalent circuit of mSIBC configuration with nonidealities.

Therefore in case of unequal inductances, inductor average current is changed. However, voltage gain is $(1+D) /(1-D)$, which remains the same as (13).

## IV. Effect of Nonidealities on Voltage Gain

To analyze the effect of the nonidealities of components and devices on the output voltage, the nonidealities are considered in the power circuit, as shown in Fig. 9. The equivalent series resistance (ESR) of inductors $L_{1}$ and $L_{2}$ is shown by resistances $r_{L}$. The ON-state resistance of switches $S_{1}$ and $S_{2}$ is shown by resistance $r_{S}$. The forward resistance and the threshold voltage of diodes $D_{1}, D_{2}$, and $D_{o}$ are shown by resistances $r_{D}$ and voltage $V_{F D}$, respectively. The ESR of capacitor $C_{o}$ is shown by $r_{C o}$.

## A. Effect of ESR of Inductors $L_{1}$ and $L_{2}$ on Voltage Gain

In order to analyze the effect of ESR of inductors $L_{1}$ and $L_{2}$, the anomaly arising due to other parasitic is ignored, i.e., $r_{S}=0, r_{D}=0, r_{C o}=0$, and $V_{F D}=0$. Considering this case, the voltages across inductor $L_{1}$ and $L_{2}$ are obtained as follows:

ONstate $\Rightarrow \mathrm{v}_{\mathrm{L} 1} \approx \mathrm{~V}_{\mathrm{i}}-\mathrm{i}_{\mathrm{L} 1} \mathrm{r}_{\mathrm{L}}, \mathrm{v}_{\mathrm{L} 2} \approx \mathrm{~V}_{\mathrm{i}}-\mathrm{i}_{\mathrm{L} 2} \mathrm{r}_{\mathrm{L}}, \mathrm{V}_{\mathrm{o}} \approx \mathrm{v}_{\mathrm{Co}}$

OFFstate $\Rightarrow \mathrm{v}_{\mathrm{L} 1}+\mathrm{v}_{\mathrm{L} 2} \approx \mathrm{~V}_{\mathrm{i}}-\mathrm{i}_{\mathrm{L} 1} \mathrm{r}_{\mathrm{L}}-\mathrm{i}_{\mathrm{L} 2} \mathrm{r}_{\mathrm{L}}-\mathrm{V}_{\mathrm{o}}$.
Using (44) and adding voltages across inductors

$$
\begin{equation*}
v_{L 1}+v_{L 2} \approx 2 V_{i}-i_{L 1} r_{L}-i_{L 2} r_{L} \tag{46}
\end{equation*}
$$

Using small approximation and inductor volt-sec balance principle

$$
\begin{align*}
\left(2 V_{i}-i_{L 1} r_{L}-i_{L 2} r_{L}\right) D= & -\left(V_{i}-i_{L 1} r_{L}-i_{L 2} r_{L}-V_{o}\right) \\
& \times(1-D) \tag{47}
\end{align*}
$$

Using (47), the voltage gain of mSIBC is obtained as follows:

$$
\begin{equation*}
\left.\frac{V_{o}}{V_{i}}\right|_{r_{L}}=\frac{(1+D)-\left\{\left(i_{L 1} r_{L}+i_{L 2} r_{L}\right) / V_{i}\right\}}{(1-D)} \tag{48}
\end{equation*}
$$

If $L_{1}=L_{2}$, the currents flow through both the inductors $L_{1}$ and $L_{2}$ are equal, i.e., $i_{L}=i_{L 1}=i_{L 2}$. Let us assume that the voltage drop due to ESR of the inductor is $V_{d-L}$, i.e., $V_{d-L}=$ $i_{L 1} r_{L}=i_{L 2} r_{L}$. Thus, (48) is rewritten as

$$
\begin{equation*}
\left.\frac{V_{o}}{V_{i}}\right|_{r_{L}}=\frac{(1+D)-2 V_{d-L} / V_{i}}{(1-D)} \tag{49}
\end{equation*}
$$



Fig. 10. Effect of nonidealities on voltage gain and duty cycle. (a) Nonidealities of inductors. (b) Nonidealities of diodes. (c) Nonidealities of switches. (d) Efficiency versus duty cycle.

Equation (49) is graphically plotted in Fig. 10(a) by considering the different values for $V_{d-L} / V_{i}$ and duty cycle $D$; and the effect of ESRs of inductors on voltage gain is shown. It is observed that there is a decrement in the voltage gain for higher values of $V_{d-L}$ and $D$. This fact guides that the ESR of inductance $\left(r_{L}\right)$ and duty cycle $(D)$ should not be too large.

## B. Effect of Diodes $D_{1}, D_{2}$, and $D_{0}$ on Voltage Gain

In order to analyze the effect of diodes $D_{1}, D_{2}$, and $D_{o}$, the anomaly arising due to other parasitic is ignored, i.e., $r_{L 1}=$ $0, r_{L 2}=0, r_{C o}=0$, and $r_{S}=0$. Considering this case, the voltages across inductors $L_{1}$ and $L_{2}$ are obtained as follows:

$$
\begin{equation*}
\mathrm{ON} \text { state } \Rightarrow \mathrm{v}_{\mathrm{L} 1} \approx \mathrm{~V}_{\mathrm{i}}, \quad \mathrm{v}_{\mathrm{L} 2} \approx \mathrm{~V}_{\mathrm{i}}-\mathrm{i}_{\mathrm{L} 2} \mathrm{r}_{\mathrm{D}}-\mathrm{V}_{\mathrm{FD}} \tag{50}
\end{equation*}
$$

OFF state $\Rightarrow \mathrm{v}_{\mathrm{L} 1}+\mathrm{v}_{\mathrm{L} 2} \approx \mathrm{~V}_{\mathrm{i}}-2 \mathrm{i}_{\mathrm{L} 2} \mathrm{r}_{\mathrm{D}}-2 \mathrm{~V}_{\mathrm{FD}}-\mathrm{V}_{\mathrm{o}}$.

Using (50) and adding voltages across inductors

$$
\begin{equation*}
v_{L 1}+v_{L 2} \approx 2 V_{i}-i_{L 2} r_{D}-V_{F D} \tag{52}
\end{equation*}
$$

Using small approximation and inductor volt-sec balance principle

$$
\begin{align*}
\left(2 V_{i}-i_{L 2} r_{D}-V_{F D}\right) D= & -\left(V_{i}-2 i_{L 2} r_{D}-2 V_{F D}-V_{o}\right) \\
& \times(1-D) \tag{53}
\end{align*}
$$

Using (53), the voltage gain of mSIBC is obtained as follows:

$$
\begin{equation*}
\left.\frac{V_{o}}{V_{i}}\right|_{r_{D}, V_{F D}}=\frac{(1+D)-\left\{\left(i_{L 2} r_{D}+V_{F D}\right)(2-D) / V_{i}\right\}}{(1-D)} \tag{54}
\end{equation*}
$$

Let us assume that the voltage drop due to forward resistance and the threshold voltage of the diode is $V_{d-D}$, i.e., $V_{d-D}=$
$i_{L 2} r_{D}+V_{F D}$. Thus, (54) is rewritten as follows:

$$
\begin{equation*}
\left.\frac{V_{o}}{V_{i}}\right|_{r_{D}, V_{F D}}=\frac{(1+D)-\left\{V_{d-D}(2-D) / V_{i}\right\}}{(1-D)} \tag{55}
\end{equation*}
$$

Equation (55) is graphically plotted in Fig. 10(b) by considering the different values for $V_{d-D} / V_{i}$ and $D$, and the effect of diodes on voltage gain is shown. It is observed that there is a decrement in the voltage gain for higher values of $V_{d-D} / V_{i}$ and $D$. This fact guides that the forward resistance and the threshold voltage of diodes should not be too large.

## C. Effect of Switches $S_{1}$ and $S_{2}$ on Voltage Gain

In order to analyze the effect of switches $S_{1}$ and $S_{2}$, the anomaly arising due to other parasitic is ignored, i.e., $r_{L 1}=0$, $r_{L 2}=0, r_{C o}=0, r_{D}=0$, and $V_{F D}=0$. Considering this case, the voltages across inductor $L_{1}$ and $L_{2}$ are obtained as follows:

ON State $\Rightarrow v_{L 1} \approx V_{i}-i_{S 2} r_{S}, v_{L 2} \approx V_{i}-i_{S 1} r_{S}-i_{S 2} r_{S}$

OFF State $\Rightarrow v_{L 1}+v_{L 2} \approx V_{i}-V_{o}$.
Using (56) and adding voltages across inductors

$$
\begin{equation*}
v_{L 1}+v_{L 2} \approx 2 V_{i}-i_{S 1} r_{S}-2 i_{S 2} r_{S} \tag{58}
\end{equation*}
$$

Using small approximation and inductor volt-sec balance principle

$$
\begin{equation*}
\left(2 V_{i}-i_{S 1} r_{S}-2 i_{S 2} r_{S}\right) D=-\left(V_{i}-V_{o}\right)(1-D) \tag{59}
\end{equation*}
$$

Using (59), the voltage gain of mSIBC is obtained as follows:

$$
\begin{equation*}
\left.\frac{V_{o}}{V_{i}}\right|_{r_{S}}=\frac{(1+D)-\left\{D\left(i_{S 1} r_{S}+2 i_{S 2} r_{S}\right) / V_{i}\right\}}{(1-D)} \tag{60}
\end{equation*}
$$

Assume that the voltage drops in switches $S_{1}$ and $S_{2}$ are the same, i.e., $V_{d-S}=i_{S 1} r_{S}=i_{S 2} r_{S}$. Thus, (60) is rewritten as follows:

$$
\begin{equation*}
\left.\frac{V_{o}}{V_{i}}\right|_{r_{S}}=\frac{(1+D)-3 D\left(V_{d-S}\right) / V_{i}}{(1-D)} \tag{61}
\end{equation*}
$$

Equation (60) is graphically plotted in Fig. 10(c) by considering the different values for $V_{d-S} / V_{i}$ and $D$; and the effect of ON-state resistance of switches on voltage gain is shown. It is observed that there is a decrement in the voltage gain for higher values of $V_{d-S} / V_{i}$ and $D$. This fact guides that the ON-state resistance of switches should not be too large.

## D. Effect of Capacitor $C_{o}$ and Its ESR on Voltage Gain

In order to analyze the effect of ESR of capacitor $C_{o}$, the anomaly arising due to other parasitic is ignored, i.e., $r_{L 1}=0$, $r_{L 2}=0, r_{D}=0, V_{F D}=0$, and $r_{S}=0$. Let us assume that the voltage drop across resistance $r_{C o}$ is $V_{d-C o}$. When switches are turned ON, the capacitor $C_{o}$ is discharged through load $R_{o}$. The output voltage that is the voltage across capacitor $C_{o}$ is dropped down, and instantaneous output voltage can be calculated as

$$
\begin{equation*}
v_{o}=V_{o}-V_{d-C_{o}}-\frac{I_{o}}{C_{o}} t=V_{o}\left(1-\frac{1}{R_{o} C_{o}} t\right) \tag{62}
\end{equation*}
$$

At the end of ON-state, change in output voltage $\left(\Delta V_{o}\right)$ is

$$
\begin{equation*}
\left.\Delta V_{o}\right|_{C}=\frac{V_{o}}{R_{o} C_{o} f} \times D \tag{63}
\end{equation*}
$$

This fact provides the guidance that the load resistance $R_{o}$, switching frequency $f$, and capacitance $C_{o}$ should not be too small, and ESR and duty ratio should not be too large.

## E. Combined Effect of Nonidealities on Voltage Gain

By considering the nonidealities of inductors $L_{1}$ and $L_{2}$, diodes $D_{1}, D_{2}$, and $D_{o}$, switches $S_{1}$ and $S_{2}$, and effect of ESR of capacitor $C_{o}$, the voltage gain can be obtained as follows:

$$
\begin{equation*}
\frac{V_{o}}{V_{i}} \approx \frac{1+D-\frac{2 V_{d-L}}{V_{i}}-(2-D) \frac{V_{d-D}}{V_{i}}-3 D \frac{V_{d-S}}{V_{i}}-\frac{V_{d-C_{o}}}{V_{i}}}{1-D} \tag{64}
\end{equation*}
$$

## F. Efficiency Analysis

The currents through capacitor $C_{o}$ in ON-state and OFF-state are obtained as follows:
$i_{C o}=-v_{o} R_{o}{ }^{-1}$ in ON - state, $i_{i}-v_{o} R_{o}{ }^{-1}$ in OFF - state.
In OFF state, the currents through inductors $L_{1}$ and $L_{2}$ are the same, i.e., $i_{L}=i_{L 1}=i_{L 2}$. Using (65), small approximation, and capacitor charge balanced principle

$$
\begin{align*}
\int_{0}^{D T_{S}}\left(\frac{V_{o}}{R_{o}}\right) d t & =\int_{D T_{S}}^{T_{S}}\left(I_{L}-\frac{V_{o}}{R_{o}}\right) d t \Rightarrow \frac{V_{o}}{R_{o}} D \\
& =\left(I_{L}-\frac{V_{o}}{R_{o}}\right)(1-D) \tag{66}
\end{align*}
$$

Using (66), the inductor currents are obtained as

$$
\begin{equation*}
I_{L}=I_{L 1}=I_{L 2}=\frac{V_{o} R_{o}^{-1}}{1-D} \tag{67}
\end{equation*}
$$

It is considered that $P_{\mathrm{SW}-S 1}$ and $P_{\mathrm{SW}-S 2}$ are the switching power losses due to switching of switches $S_{1}$ and $S_{2}$, respectively. The total loss during switching $P_{\mathrm{SW}-T}$ is obtained as follows:
$P_{\mathrm{SW}-T}=\sum_{i=1,2} P_{\mathrm{SW}-S i}=\frac{1}{T_{S}}\left\{\begin{array}{l}\left(I_{S 1} \times V_{S 1}\right)\left(t_{r-S 1}+t_{f-S 1}\right) \\ +\left(I_{S 2} \times V_{S 2}\right)\left(t_{r-S 2}+t_{f-S 2}\right)\end{array}\right\}$
where rising and falling times of switches $S_{1}$ and $S_{2}$ are $t_{r-S 1}$, $t_{f-S 1}$ and $t_{r-S 2}, t_{f-S 2}$, respectively; $I_{S 1}, V_{S 1}$ and $I_{S 2}, V_{S 2}$ are the average current and voltage through/across switches $S_{1}$ and $S_{2}$, respectively. The total power at the input and output ports is obtained as follows:

$$
P_{i}\left\{\begin{array}{l}
=V_{i}\left\{2 I_{L} D+I_{L 1}(1-D)\right\}+P_{\mathrm{SW}-T}  \tag{69}\\
=\frac{V_{i} V_{o} R_{o}^{-1}}{1-D}(1+D)+P_{\mathrm{SW}-T}
\end{array} \quad, P_{o}=\frac{V_{o}^{2}}{R_{o}}\right.
$$

TABLE I
Comparison of Converters


Using (64)-(69), the efficiency is obtained as follows:
$\eta_{\mathrm{mSIBC}}=\frac{1+D-\frac{2 V_{d-L}}{V_{i}}-\frac{(2-D) V_{d-D}}{V_{i}}-\frac{3 D V_{d-S}}{V_{i}}-\frac{V_{d-C_{o}}}{V_{i}}}{(1+D)+P_{\mathrm{SW}-T} \frac{R_{o}(1-D)}{V_{o} V_{i}}}$.
In order to analyze the effect of load and inductors on the efficiency of the converter, the anomaly arising due to other parasitic effects is ignored. Therefore

$$
\begin{equation*}
\eta_{\mathrm{mSIBC}}=\frac{1+D-2 V_{d-L}}{(1+D)+\frac{R_{o}(1-D)}{V_{o} V_{i}}} \tag{71}
\end{equation*}
$$

Fig. 10(d) shows the efficiency plot versus the duty cycle for different values of load cases.

## V. Comparison of Converters

Recently numerous converters are proposed to achieve high output voltage with additional boosting techniques. In this section, the proposed converter is compared with recently suggested converters whose voltage gain is equal to the proposed converter. The detailed comparison in terms of number of components, voltage and current stresses, efficiency, etc., is shown in Table I.


Fig. 11. Comparison. (a) Switch voltages versus duty cycle. (b) Diode voltages versus duty cycle. (c) $\sum_{\mathrm{SV}} / \mathrm{V}_{\mathrm{i}}, \sum \mathrm{T}_{\mathrm{SV}} / \mathrm{NV} \mathrm{V}_{\mathrm{i}}$ versus voltage gain. (d) $\sum \mathrm{T}_{\mathrm{SC}} / \mathrm{I}_{\mathrm{o}}, \sum \mathrm{T}_{\mathrm{SC}} / \mathrm{NI}_{\mathrm{o}}$ versus voltage gain. Note: A represents SIBC [17], B represents converter [21], C represents converter [23], D represents the proposed converter. [In general, $X(Z)$ mean voltage stress across $Z$ of converter $X$, and $\sum X_{\mathrm{S}}, \sum X_{\mathrm{D}}$ are total voltage stress across switches and diodes for converter X].

The total number of components required for the classical SIBC [see Fig. 1(a)] [17] and suggested converters in [21] and [23] are 8,6 , and 8 , respectively. It is observed that the total requirement of components for the proposed mSIBC is the same as SIBC and suggested converter in [23]. In converters presented in [21] and [23], input and outputs are not at common ground, thus these converters are suitable only for floating loads. The efficiency of the converters is dependent on several factors, e.g., total number components, voltage and current ratings, and their types. The plot of normalized voltage stress across switches and diodes is shown in Fig. 11(a) and (b), respectively. In Fig. 11(a) and (b), converters are also compared in terms of total voltage stress across switches and diodes, respectively.

The total voltage stress across semiconductor devices ( $\sum T_{S V}$ ) is the sum of total voltage stresses across diode and switches, the total current stress for semiconductor devices ( $\sum T_{S C}$ ) is the sum of total current stresses of diode and switches. The comparison plot of total voltage and current stress for converters is shown in Fig. 11(c) and (d), respectively. The relation between total voltage and current stress for converters is as follows:

$$
\begin{align*}
\underbrace{V_{i}(3 M+3)}_{\text {Con. } 23]} & >\underbrace{3 V_{i} M}_{\text {SI }}>\underbrace{\frac{V_{i}}{2}(5 M+1)}_{\text {Proposed }}>\underbrace{2 V_{i}(M+1)}_{\text {Con.[21] }}  \tag{72}\\
\underbrace{4 I_{o} M}_{\text {SI }} & =\underbrace{4 I_{o} M}_{\text {Con.[23] }}=\underbrace{4 I_{o} M}_{\text {Proposed }}>\underbrace{2 I_{o} M}_{\text {Con.[21] }} \tag{73}
\end{align*}
$$

Notably, the cost of the components is increasing in a parabolic way with components ratings, i.e., high rating, higher cost, and high oN-state resistance The total voltage and current stress per components is calculated as follows:

$$
\begin{equation*}
\underbrace{\frac{2 V_{i}}{3}(M+1)}_{\text {Con.[21] }}>\underbrace{\frac{3 V_{i}}{5}(M+1)}_{\text {Con.[23] }}>\underbrace{\frac{3 V_{i}}{5} M}_{\text {SI }}>\underbrace{\frac{V_{i}}{2}\left(M+\frac{1}{5}\right)}_{\text {Proposed }} \tag{74}
\end{equation*}
$$

$$
\begin{equation*}
\underbrace{2 I_{o} M / 3}_{\text {Con.[21] }}>\underbrace{4 I_{o} M / 5}_{\text {SI }}=\underbrace{4 I_{o} M / 5}_{\text {Con.[23] }}=\underbrace{4 I_{o} M / 5}_{\text {Proposed }} \tag{75}
\end{equation*}
$$

The comparison plots of total voltage and current stress per semiconductor devices of converters are shown in Fig. 11(c)
and (d), respectively. Based on the relations (74) and (75), on an average, the proposed converter required lower rating components, and hence, the total cost of the converter is less than classical SIBC and converters presented in [21] and [23]. The proposed mSIBC configuration is transformerless and simply derived by replacing one diode of the SI network of classical SIBC with an active switch. As a result, the total output voltage is distributed among the two active switches. Therefore, low-voltage rating switches can be employed to design the power circuit of the proposed mSIBC configuration. In general, the ON-state resistance of any devices increases with their ratings. It is analyzed that the proposed converter required lower rating components. The efficiencies of the classical SIBC and suggested converter in [21], and [23] are $95.2 \%, 92.7 \%$, and $93.1 \%$, respectively, and the proposed converter efficiency is $97.17 \%$. Therefore, the proposed converter provides higher efficiency compared with SI converter and converters presented in [21]-[23]. The total switching losses of classical SIBC [see Fig. 1(a)] and proposed mSIBC [see Fig. 1(b)] are obtained as follows:

$$
\begin{array}{rl}
P_{\mathrm{Sw}} & \mathrm{SIBC} \\
& =\left(E_{S}+E_{D 1}+E_{D 2}+E_{D 3}+E_{D o}\right) f_{s}  \tag{77}\\
P_{\mathrm{Sw}} \\
\mathrm{mSIBC} & =\left(E_{S 1}+E_{S 2}+E_{D 1}+E_{D 2}+E_{D o}\right) f_{s}
\end{array}
$$

where $E$ is energy loss during switching, and its subscript defines the components. The difference between switching losses of the proposed mSIBC and classical SIBC is obtained as follows:

$$
\begin{align*}
P_{\mathrm{Sw}}{ }^{\mathrm{mSIBC}}-P_{\mathrm{Sw}} \mathrm{SIBC}= & \binom{E_{\mathrm{on}, S 1}+E_{\mathrm{off}, S 1}}{+E_{\mathrm{on}, S 2}+E_{\mathrm{off}, S 2}} f_{s} \\
& -\binom{E_{\mathrm{on}, S}+E_{\mathrm{off}, S}}{+E_{\mathrm{on}, D 3}+E_{\mathrm{off}, D 3}} f_{s} \tag{78}
\end{align*}
$$

where $E_{\text {on }}$ and $E_{\text {off }}$ define the turn ON and OFF energy losses, respectively. By solving (78)

$$
\begin{align*}
P_{\mathrm{Sw}}^{\mathrm{mSIBC}}-P_{\mathrm{Sw}}^{\mathrm{SIBC}}= & \binom{V_{S 1} I_{S 1}+V_{S 2} I_{S 2}}{-V_{S} I_{S}}\left(t_{r}+t_{f}\right) f_{S} \\
& -E_{D 3} f_{S} \tag{79}
\end{align*}
$$

where $t_{r}$ and $t_{f}$ are rise time and fall time, respectively. Using (79), the final difference in the switching losses is obtained as

$$
\begin{align*}
P_{\mathrm{Sw}}^{\mathrm{mSIBC}}-P_{\mathrm{Sw}} \mathrm{SIBC}= & -\frac{M+1}{4 M} V_{o} I_{i} D\left(t_{r}+t_{f}\right) f_{S} \\
& -E_{D 3} f_{s}<0 \tag{80}
\end{align*}
$$

The solution of (80) is always negative. Therefore, it can be concluded that the switching losses in mSIBC are less than classical SIBC. It is also notable that the proposed converter switches are simultaneously turned ON and OFF and arranged in half-bridge structure, as a result, a single half-bride driver module is suitable to drive switches. Hence, no additional driver is required to control switches of the proposed converter. It is observed that the mSIBC provides a viable solution to achieve given voltage gain with reduced voltage stress, low cost, and higher efficiency.

## VI. Design and Results

The mSIBC converter is designed by considering the typical input voltage of 100 V , output power of 500 W , output voltage of 400 V , and switching frequency of 100 kHz to validate functionality and performance.

## A. Design and Selection of Reactive Components

In order to have good performance, the reactive components are designed by considering the worst efficiency $\left(\eta_{w}\right)$. Thus, by considering the worst efficiency $90 \%$, the required duty cycle is calculated as

$$
\begin{equation*}
\left.D\right|_{\eta_{w}=90 \%}=\frac{M-1}{(M+1) \eta_{w}}=\frac{4-1}{(4+1) 0.90} \approx 66.67 \% \tag{81}
\end{equation*}
$$

The critical values of inductors $L_{1}$ and $L_{2}$ are obtained as

$$
\begin{equation*}
\left.L_{1}\right|_{\text {critical }}=\left.L_{2}\right|_{\text {critical }}=\frac{V_{i}}{\Delta I_{L}} D T_{S}=\frac{V_{i}}{40 \% \text { of } I_{L}} D T_{S} \tag{82}
\end{equation*}
$$

Using (77), the critical values of inductor $L_{1}$ and $L_{2}$ are calculated by considering the peak to peak ripple of inductor currents is 2.5 A as follows:

$$
\begin{equation*}
\left.L_{1}\right|_{\text {critical }}=\left.L_{2}\right|_{\text {critical }}=\frac{100 \mathrm{~V} \times 0.67}{2.5 \mathrm{~A} \times 100 \mathrm{kHz}} \approx 268 \mu \mathrm{H} \tag{83}
\end{equation*}
$$

The inductance and current rating of the inductors $L_{1}$ and $L_{2}$ must be higher than critical inductance and input current, respectively. Thus, ferrite E type core inductors with rating $700 \mu \mathrm{H} / 10 \mathrm{~A}, r_{L}=75 \mathrm{~m} \Omega$ are selected to design the prototype. The critical capacitance of output-side capacitor $C_{o}$ is obtained as

$$
\begin{equation*}
\left.C_{o}\right|_{\text {critical }}=\frac{P_{o}}{V_{o} \Delta V_{C_{o}}} D T_{S} \tag{84}
\end{equation*}
$$

The critical capacitance value of capacitor $C_{o}$ by considering the peak to peak voltage ripple of the capacitor, i.e., 4 V is calculated as follows:

$$
\begin{equation*}
\left.C_{o}\right|_{\text {critical }}=\frac{500 \mathrm{~W} \times 0.67}{400 \mathrm{~V} \times 4 \mathrm{~V} \times 100 \mathrm{kHz}} \approx 2.1 \mu \mathrm{~F} \tag{85}
\end{equation*}
$$

The voltage rating of the capacitor $C_{o}$ must be greater than output voltage i.e., 400 V . Therefore, a film-type capacitor with
rating $2.2 \mu \mathrm{~F} / 450 \mathrm{~V}\left(r_{C o}=4 \mathrm{~m} \Omega\right)$ is selected to design the prototype.

## B. Design and Selection of Semiconductor Devices

The voltage stresses across switches $S_{1}$ and $S_{2}$ are obtained as

$$
\begin{equation*}
\left.V_{S 1}\right|_{\mathrm{stress}}=\frac{V_{o}-V_{i}}{2},\left.\quad V_{S 2}\right|_{\mathrm{stress}}=\frac{V_{o}+V_{i}}{2} . \tag{86}
\end{equation*}
$$

The minimum voltage ratings of the switches $S_{1}$ and $S_{2}$ are calculated as follows:

$$
\begin{align*}
V_{S 1}=\frac{400 \mathrm{~V}-100 \mathrm{~V}}{2}=150 \mathrm{~V}, V_{S 2} & =\frac{400 \mathrm{~V}+100 \mathrm{~V}}{2} \\
& =250 \mathrm{~V} \tag{87}
\end{align*}
$$

The current rating of selected switches $S_{1}$ and $S_{2}$ must be greater than the input current. Therefore, FDP19N40-ND $\operatorname{MOSFET}\left(r_{s}=200 \mathrm{~m} \Omega\right.$ ) and FDP18N20-ND MOSFET ( $r_{s}=$ $140 \mathrm{~m} \Omega$ ) are selected.

The peak inverse voltage (PIV) ratings of diodes $D_{1}, D_{2}$, and $D_{o}$ are calculated as follows:

$$
\begin{equation*}
\left.V_{D 1}\right|_{\mathrm{PIV}}=\frac{V_{i}-V_{o}}{2},\left.\quad V_{D 2}\right|_{\mathrm{PIV}}=-V_{i},\left.\quad V_{D o}\right|_{\mathrm{PIV}}=-V_{o} \tag{88}
\end{equation*}
$$

For the given parameters, the minimum PIV ratings of diodes $D_{1}, D_{2}$, and $D_{o}$ are calculated as follows:

$$
\left\{\begin{array}{l}
\left.V_{D 1}\right|_{\mathrm{PIV}}=\frac{-(100-400)}{2}=-250 \mathrm{~V},\left.\quad V_{D 2}\right|_{\mathrm{PIV}}=-100 \mathrm{~V}  \tag{89}\\
\left.V_{D o}\right|_{\mathrm{PIV}}=-400 \mathrm{~V}
\end{array}\right.
$$

The current rating of selected diodes $D_{1}, D_{2}$, and $D_{o}$ must be greater than the input current. Therefore, diodes DPG10I400PM $\left(400 \mathrm{~V} / 10 \mathrm{~A}, r_{D}=19.8 \mathrm{~m} \Omega, V_{F D}=0.77 \mathrm{~V}\right)$ and C3D10060A$\mathrm{ND}\left(600 \mathrm{~V} / 14 \mathrm{~A}, r_{D}=55.2 \mathrm{~m} \Omega, V_{F D}=0.91 \mathrm{~V}\right)$ are selected.

## C. Controller Design

The transfer function between the output voltage and duty cycle for the designed values is obtained as

$$
\begin{equation*}
\frac{\hat{v}_{o}(S)}{\hat{d}(S)}=\frac{-0.02734 S+1250}{1+2.73 \times 10^{-5} S+1.92 \times 10^{-8} S^{2}} \tag{90}
\end{equation*}
$$

The Bode plot for the open-loop transfer function is shown in Fig. 12(a). It is observed that the converter is inherently unstable. In order to operate the converter in closed loop, the open-loop transfer function is given with the proportional-integral controller, and the stability is analyzed using the Bode plot. The tuning of the controller is done with the help of the SISO toolbox. The controller is realized using the following controller transfer function:

$$
\begin{equation*}
\frac{C(S)}{E(S)}=\frac{(1+4 S)\left(1+3.3 \times 10^{-6} S\right)}{(1+0.0012 S)(-0.02734 S+1250)} \tag{91}
\end{equation*}
$$

The stability of the system increases due to the placement of zero and poles at the left side of the $S$ plane. The closed-loop transfer function Bode plot is shown in Fig. 12(b), and it can be concluded that the system is stable at 100 kHz with phase margin $64^{\circ}$ and infinite gain margin. The tuned system with controller


Fig. 12. Control Scheme. (a) Bode plot in open loop. (b) Bode plot in closed loop. (c) Controller blocks.
operates at the desired point with enough phase margin (PM) and infinite gain margin (GM) at the desired frequency ( 100 kHz ) of operation. The control scheme is designed with the help of FPGA, as shown in Fig. 12(c). The lower and upper saturation limits ( $0.2-0.9$ duty cycle) are set to incorporate the physical restriction of the converter. PMODAD1 (12 Bit, 2 channel) analog-to-digital converter is used for the sensing load voltage signal. Sensing capability of 1 Mega samples for the 12-bit converter and Sallen Key filter with poles set to 500 kHz avoid any aliasing effect. The step size of 100 ns is selected for FPGA to achieve at least 100 steps in each switching period of $10 \mu \mathrm{~s}$. The control gate pulses of switching frequency 100 kHz are generated and fed via driver GDX 4A2S1 to control switches $S_{1}$ and $S_{2}$.

## D. Experimental Results

The performance and functionality of the proposed converter are tested experimentally. The obtained waveforms of output and input voltages and output and input currents are shown in Fig. 13(a). The observed average values of output voltage, input voltage, output current, and input current are 401.9 V , $100.1 \mathrm{~V}, 1.24 \mathrm{~A}$, and 5.13 A , respectively. It is observed that input current is continuous, and the slope of the input current in ON-state and OFF-state is increasing and decreasing due to magnetizing and demagnetizing of both inductors $L_{1}$ and $L_{2}$, respectively. The obtained waveforms of voltage and current across/through inductors $L_{1}$ and $L_{2}$ are shown in Fig. 13(b). It is observed that both the inductors are magnetizing in ON-state with an input voltage of 99.8 V (approx.), and both the inductors $L_{1}$ and $L_{2}$ are demagnetizing in OFF-state with a voltage -151.3 V
approximately. The observed average value of current through inductors $L_{1}$ and $L_{2}$ are 3.17 A and 3.19 A , respectively. In practice, the average value of voltage across inductors $L_{1}$ and $L_{2}$ is 0.57 V and 0.43 V , respectively. The obtained waveforms of voltage across switches $S_{1}$ and $S_{2}$ and diode $D_{o}$ are shown in Fig. 13(c), and inductor $L_{2}$ current waveform is also shown for reference and validation purpose. It is observed that both switches are turned-ON and -OFF simultaneously. The average and peak values of voltage across switches $S_{1}$ and $S_{2}$ are 56.9 V and $94.46 \mathrm{~V}, 151.3 \mathrm{~V}$ and 251.2 V , respectively. Therefore, it is notable that the voltage stress for both switches $S_{1}$ and $S_{2}$ is lower than the output voltage. It is observed that the diode $D_{o}$ is forward biased when switches conducted. The average value of voltage across diodes $D_{o}$ is -249.1 V and PIV is -402.1 V . The waveform of current through switches $S_{1}$ and $S_{2}$ is observed and shown in Fig. 13(d); where the voltage across switch $S_{1}$, current through inductor $L_{2}$, and input current are also shown for reference and validation purposes. The average currents through switches $S_{1}$ and $S_{2}$ are 1.62 A and 3.10 A , respectively. In ON-state, it is observed that the slope of current through switch $S_{1}$ is equal to the slope of inductor $L_{2}$ current; and the slope of current through switch $S_{2}$ is equal to the slope of input current. The obtained waveform of voltage and current across/through diodes $D_{1}$ and $D_{2}$ is shown in Fig. 13(e), and inductor $L_{2}$ and input currents waveforms are also shown for reference and validation purposes. It is observed that diodes $D_{1}$ and $D_{2}$ are forward and reversed biased in ON and OFF states, respectively. The average value of voltage across diodes $D_{1}$ is -57.91 V and PIV is -150.3 V . The average value of voltage across diodes $D_{2}$ is -61.03 V and PIV is -99.8 V . The average value of currents through diodes $D_{1}$ and $D_{2}$ are 1.62 A and 2.57 A , respectively. In ON-state, it is observed that the slope of current through diode $D_{1}$ is equal to the slope of inductor $L_{2}$ current, and in OFF state, the slope of current through diode $D_{2}$ is equal to the slope of inductor $L_{2}$ current, which are expected. In order to test the performance of the designed converter in the DCM mode, the converter operates in low power ( 40 W ) by connecting to $1-\mathrm{k} \Omega$ resistive load and output voltage reference is set to 200 V . The obtained input voltage and current and output voltage and current are shown in Fig. 13(f). In the presented waveforms, the OFF mode is split into two parts mode II and mode III, i.e., DCM. It is observed that the input current is nonzero in mode II and zero in mode III, which confirms that the converter operates in DCM mode. It is observed that 200.7 V output voltage is achieved, and the input current is zero in mode III. The performance of the converter is also tested with an unequal inductance ( $L_{1}=700 \mu \mathrm{H}, L_{2}=450 \mu \mathrm{H}$ ), and output voltage reference is set at 400 V . The obtained waveform of current through inductor $L_{1}$ and $L_{2}$ currents and voltage across diodes $D_{1}$ and $D_{2}$ are shown in Fig. 13(g). The one switching period is split into three modes. It is observed that in mode I , the current through inductor $L_{2}$ is higher than the current through $L_{1}$. In mode II, the current through inductor $L_{2}$ is decreased with a higher rate than the current through inductor $L_{1}$. In mode III, the currents through inductors $L_{1}$ and $L_{2}$ are equal. It is investigated that the average current through inductor $L_{2}$ is a little higher $(0.6 \mathrm{~A})$ than $L_{1}$, which is expected since $L_{1}>L_{2}$.


Fig. 13. Experimental results. (a) Bottom to top: output current, input current, input voltage, and output voltage. (b) Bottom to top: inductor $L_{1}$ current and voltage, inductor $L_{2}$ current and voltage. (c) Bottom to top: diode $D_{o}$ voltage, inductor $L_{2}$ current, and switches $S_{2}$ and $S_{1}$ voltage. (d) Bottom to Top: switches $S_{1}$ and $S_{2}$ currents, input current, inductor $L_{2}$ current, and switches $S_{1}$ voltage. (e) Bottom to Top: diode $D_{1}$ and $D_{2}$ currents and inductor $L_{2}$ current, input current, diodes $D_{1}$ and $D_{2}$ voltage.(f) Bottom to Top: input voltage, input current, output current, output voltage in DCM. (g) Bottom to top: diode $D_{1}$ and $D_{2}$ voltage and inductor $L_{1}$ and $L_{2}$ currents when $L_{1}>L_{2}$.


Fig. 14. Experimental results (input and output voltages, input and output currents) of the proposed converter with perturbation. (a) When load power decreased. (b) When load power increased. (c) When input voltage decreased. (d) When input voltage increased. (e) Initial starting condition.

It is also investigated that the diodes $D_{1}$ and $D_{2}$ are forward biased in Mode II.

In order to test the performance of the converter under a perturbed condition, the perturbation is introduced from load and source sides. Fig. 14(a) shows that constant 401.1 V is achieved at the load when the input voltage is constant i.e., 100 V , and load power decreased from 500 to 400 W and 400 to 320 W [i.e., A to B and B to C in Fig. 14(a)]. Fig. 14(b) shows that constant 401.2 V is achieved at the load when the input voltage is constant, i.e., 100 V and even when load power increased from 320 to 400 W and 400 to 500 W [i.e., A to B and B to C in Fig. 14(b)]. The zoomed waveform at $\mathrm{P}, \mathrm{Q}$, and R is shown in Fig. 14(a) and (b), and it is observed that duty cycles in A, B, and C are the same; however, the magnitude of input and output
current is changed accordingly to maintain power balance at the input and output side. Fig. 14(c) shows that constant 400.9 V is achieved at the load when load power is constant, i.e., 500 W and input voltage decreased from 105 to 90 V and 90 to 85 V [i.e., A to B and B to C in Fig. 14(c)]. Fig. 14(d) shows that constant 400.7 V is achieved at the load when load power is constant, i.e., 500 W and input voltage increased from 85 to 90 V and 90 to 105 V [i.e., A to B and B to C in Fig. 14(d)]. The zoomed waveforms at P and Q are shown in Fig. 14(c) and (d), and it is observed that the duty cycle is adjusted according to the input voltage to maintain the constant output voltage. Moreover, it is also observed that there is no change in output current even input current changed according to the input voltage.


Fig. 15. Experimental test plots. (a) Efficiency versus power. (b) Loss distribution at 500 W .

In order to investigate the dynamics of the converter in the initial starting condition, the load power and input voltage is set at 500 W and 100 V , respectively, and the converter is suddenly turned ON from OFF (rest) mode [A to B in Fig. 14(e)]. The observed waveforms are shown in Fig. 14(e). It is investigated that the steady state 401.7 V is achieved at the output and the settling time of the converter is approx. 0.12 s . The performance of the converter is investigated at various power levels to investigate the efficiency of the designed prototype. The plot of efficiency versus power and loss distribution at 500 W is shown in Fig. 15. It is found that most of the power loss takes place in the diodes. At power 500 W , the efficiency of the designed prototype is 97.17\%.

## VII. Conclusion

In this article, the mSIBC was proposed with reduced voltage stress across switches. The voltage gain of the mSIBC was higher than the classical boost converter and equal to the classical SI boost converter. Compared with the classical SIBC, the proposed converter required less number of diodes and voltage stress across switches was low compared with the output voltage. Therefore, the requirement of high-voltage rating active switches was eliminated. Furthermore, the cost of the converter can be reduced due to the utilization of lower rating active switches and the elimination of one diode. The detail CCM and DCM operating principle, voltage gain, boundary conditions, and effect of nonidealities were discussed. The proposed converter was compared with a similar converter and found that the proposed converter provides a viable solution to achieve higher voltage with low-voltage rating switches. The experimental results were presented, which validated the theoretical analysis and functionality, and the efficiency of the designed converter was $97.17 \%$.

## References

[1] M. Al-Greer, M. Armstrong, M. Ahmeid, and D. Giaouris, "Advances on system identification techniques for DC-DC switch mode power converter applications," IEEE Trans. Power Electron., vol. 34, no. 7, pp. 6973-6990, Jul. 2019.
[2] A. Leon-Masich, H. Valderrama-Blavi, J. Bosque-Moncusí, and L. Martínez-Salamero, "A high-voltage SiC-based boost PFC for LED applications," IEEE Trans. Power Electron., vol. 31, no. 2, pp. 1633-1642, Feb. 2016.
[3] M. S. Bhaskar, R. Alammari, M. Meraj, S. Padmanaban, and A. Iqbal, "A new triple-switch-triple-mode high step-up converter with wide range of duty cycle for DC microgrid applications," IEEE Trans. Ind. Appl., vol. 55, no. 6, pp. 7425-7441, Nov. 2019.
[4] S. Padmanaban, S. B. Mahajan, P. Maroti, F. Blaabjerg, and V. Fedák, "An original transformer and switched-capacitor (T \& SC)-based extension for DC-DC boost converter for high-voltage/low-current renewable energy applications: Hardware implementation of a new T\&SC boost converter," Energies, vol. 11, no. 4, Apr. 2018, Art. no. 783.
[5] A. Iqbal, M. Bhaskar, M. Meraj, S. Padmanaban, and R. Syed, "Closedloop control and boundary for CCM and DCM of non-isolated inverting NX multilevel boost converter for high voltage step-up applications," IEEE Trans. Ind. Electron., vol. 67, no. 4, pp. 2863-2874, Apr. 2020.
[6] M. Forouzesh, Y. Siwakoti, S. Gorji, F. Blaabjerg, and B. Lehman, "Step-up DC-DC converters: A comprehensive review of voltage-boosting techniques, topologies, and applications," IEEE Trans. Power Electron., vol. 32, no. 12, pp. 9143-9178, Dec. 2017.
[7] C. Richard, K. McDonald, X. St-Onge, and S. Saleh, "A new isolated DC-DC converter for discontinuous input and continuous output," IEEE Trans. Ind. Appl., vol. 55, no. 4, pp. 4215-4224, Jul. 2019.
[8] H. Yeşilyurt and H. Bodur, "New active snubber cell for high power isolated PWM DC-DC converters," IET Circuits, Devices Syst., vol. 13, no. 6, pp. 822-829, 2019.
[9] J. Kwon and B. Kwon, "High step-up active-clamp converter with inputcurrent doubler and output-voltage doubler for fuel cell power systems," IEEE Trans. Power Electron., vol. 24, no. 1, pp. 108-115, Jan. 2009.
[10] K. Park, G. Moon, and M. Youn, "Nonisolated high step-up boost converter integrated with sepic converter," IEEE Trans. Power Electron., vol. 25, no. 9, pp. 2266-2275, Sep. 2010.
[11] H. Liu and F. Li, "Novel high step-up DC-DC converter with an active coupled-inductor network for a sustainable energy system," IEEE Trans. Power Electron., vol. 30, no. 12, pp. 6476-6482, Dec. 2015.
[12] Y. Siwakoti and F. Blaabjerg, "Single switch nonisolated ultra-step-up DC-DC converter with an integrated coupled inductor for high boost applications," IEEE Trans. Power Electron., vol. 32, no. 11, pp. 8544-8558, Nov. 2017.
[13] S. Dwari and L. Parsa, "An efficient high-step-up interleaved DC-DC converter with a common active clamp," IEEE Trans. Power Electron., vol. 26, no. 1, pp. 66-78, Jan. 2011.
[14] F. Tofoli, D. Pereira, W. Paula, and D. Júnior, "Survey on non-isolated high-voltage step-up DC-DC topologies based on the boost converter," IET Power Electron., vol. 8, no. 10, pp. 2044-2057, 2015.
[15] E. Babaei, H. Maheri, M. Sabahi, and S. Hosseini, "Extendable nonisolated high gain DC-DC converter based on active-passive inductor cells," IEEE Trans. Ind. Electron., vol. 65, no. 12, pp. 9478-9487, Dec. 2018.
[16] Y. Tang, T. Wang, and D. Fu, "Multicell switched-inductor/switchedcapacitor combined active-network converters," IEEE Trans. Power Electron., vol. 30, no. 4, pp. 2063-2072, Apr. 2015.
[17] B. Axelrod, Y. Berkovich, and A. Ioinovici, "Switched-capacitor/switched-inductor structures for getting transformerless hybrid DC-DC PWM converters," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 55, no. 2, pp. 687-696, Mar. 2008.
[18] V. Prabhala, P. Fajri, V. Gouribhatla, B. Baddipadiga, and M. Ferdowsi, "A DC-DC converter with high voltage gain and two input boost stages," IEEE Trans. Power Electron., vol. 31, no. 6, pp. 4206-4215, Jun. 2016.
[19] F. Shahir, E. Babaei, and M. Farsadi, "Analysis and design of voltagelift technique-based non-isolated boost DC-DC converter," IET Power Electron., vol. 11, no. 6, pp. 1083-1091, May 2018.
[20] R. Gules, W. Santos, F. Reis, E. Romaneli, and A. Badin, "A modified SEPIC converter with high static gain for renewable applications," IEEE Trans. Power Electron., vol. 29, no. 11, pp. 5860-5871, Nov. 2014.
[21] L. Yang, T. Liang, and J. Chen, "Transformerless DC-DC converters with high step-up voltage gain," IEEE Trans. Ind. Electron., vol. 56, no. 8, pp. 3144-3152, Aug. 2009.
[22] M. S. Bhaskar, M. Meraj, A. Iqbal, S. Padmanaban, P. K. Maroti, and R. Alammari, "High gain transformer-less double-duty-triplemode DC/DC converter for DC microgrid," IEEE Access, vol. 7, pp. 36353-36370, 2019.
[23] M. Lakshmi and S. Hemamalini, "Nonisolated high gain DC-DC converter for DC microgrids," IEEE Trans. Ind. Electron., vol. 65, no. 2, pp. 12051212, Feb. 2018.


Shima Sadaf (Student Member, IEEE) received the B.Tech. degree in electrical engineering and the M.Tech.(Hons.) degree in power system and drives from Aligarh Muslim University (AMU), Aligarh, India, in 2004 and 2007, respectively. She is currently working toward the Ph.D. degree in electrical engineering from Qatar University, Doha, Qatar.

From August 2007 to September 2008, she was a Lecturer with the Department of Electrical \& Electronics Engineering, Integral University, India. She was an Electrical Design Engineer with ETA ASCON Group on various projects from 2009 to 2011, and with Hyundai Engineering \& Construction Company, Ltd. on the National Museum of Qatar Project from 2012 to 2018 in Qatar. Her research interests include power electronics converters, renewable energy, and microgrid/nanogrid applications.


Mahajan Sagar Bhaskar (Member, IEEE) received the bachelor's degree in electronics and telecommunication engineering from the University of Mumbai, Mumbai, India, in 2011, the master's degree in power electronics and drives from the Vellore Institute of Technology, Vellore, India, in 2014, and the Ph.D. degree in electrical and electronic engineering from the University of Johannesburg, Johannesburg, South Africa, in 2019.

He is currently with Renewable Energy Lab, Prince Sultan University, Riyadh, Saudi Arabia.
Dr. Bhaskar was a recipient of the IEEE ACCESS Award "Reviewer of Month" in January 2019 for his valuable feedback on manuscripts.


Mohammad Meraj (Student Member, IEEE) received the bachelor's degree in electrical and electronics engineering from Osmania University, Hyderabad, India, in 2012, and the master's degree in machine drives and power electronics from the Department of Electrical Engineering, Indian Institute of Technology, Kharagpur, Kharagpur, India, in 2014. He is currently working toward the Ph.D. degree in electrical engineering with Qatar University, Doha, Qatar.

From May 2013 to July 2013, he was an R\&D "Design Engineer" (Summer Internship) with Philips Electronics, Ltd., India.


Atif Iqbal (Senior Member, IEEE) received the B.Sc. (Gold Medal) degree and the M.Sc. Engineering degree in power system and drives from Aligarh Muslim University, Aligarh, India, in 1991 and 1996, respectively, the Ph.D. degree in power electronics and drives from the Liverpool John Moores University, Liverpool, U.K., in 2006, and the D.Sc. degree in control, informatics and electrical engineering from the Gdansk University of Technology, Gdansk, Poland, in 2019.

He is currently a Full Professor with the Department of Electrical Engineering, Qatar University, Doha, Qatar.
Dr. Iqbal is currently an Associate Editor for the IEEE Access. He became a Fellow of IET (U.K.) in 2018 and a Fellow of IE (India) in 2012.


Nasser AI-Emadi (Member, IEEE) received the B.Sc. and M.Sc. degrees in electrical engineering from Western Michigan University, Kalamazoo, MI, USA, in 1989 and 1994, respectively, and the Ph.D. degree in power system from Michigan State University, East Lansing, MI, USA, in 2000.
He is currently the Head and an Associate Professor with the Electrical Engineering Department, Qatar University, Doha, Qatar. He has a wide experience in electric power systems, control, protection, and sensor interfacing, control of multiphase motor drives, and renewable energy sources, as well as the integration of smart grid.

Dr. Al-Emadi is a Founding Member of the Qatar Society of Engineers and the Advisory Board of the IEEE Qatar section.


[^0]:    Manuscript received July 14, 2019; revised October 15, 2019 and December 13, 2019; accepted January 3, 2020. Date of publication February 5, 2020; date of current version October 30, 2020. This work was supported by Qatar University High Impact under Grant QUHI-CENG-19/20-2, from the Qatar University. The publication charges are funded by the Qatar National Library. The statements made herein are solely the responsibility of the authors. (Corresponding author: Atif lqbal.)
    S. Sadaf, M. Meraj, A. Iqbal, and N. Al-Emadi are with the Department of Electrical Engineering, Qatar University, Doha 2713, Qatar (e-mail: s.sadaf@qu.edu.qa; meraj@qu.edu.qa; atif.iqbal@qu.edu.qa; alemadin@qu.edu.qa).
    M. S. Bhaskar is with Renewable Energy Lab, Department of Communications and Networks Engineering, College of Engineering, Prince Sultan University, Riyadh 11586, Saudi Arabia (e-mail: sagar25.mahajan@gmail.com).
    Color versions of one or more of the figures in this article are available online at https://ieeexplore.ieee.org.
    Digital Object Identifier 10.1109/TIE.2020.2970648

