# A Novel Non-Intrusive Technique for BTI Characterization in SiC MOSFETs

Jose Angel Ortiz González<sup>10</sup>, Member, IEEE, and Olayiwola Alatise

Abstract—Threshold voltage  $(V_{TH})$  shift due to bias temperature instability (BTI) is a well-known problem in SiC MOSFETs that occurs due to oxide traps in the SiC/SiO<sub>2</sub> gate interface. The reduced band offsets and increased interface/fixed oxide traps in SiC MOSFETs makes this a more critical problem compared to silicon. Before qualification, power devices are subjected to gate bias stress tests after which  $V_{\rm T\,H}$  shift is monitored. However, some recovery occurs between the end of the stress and  $V_{\rm T\,H}$  characterization, thereby potentially underestimating the extent of the problem. In applications where the SiC MOSFET module is turned OFF with a negative bias at high temperature, if the  $V_{\rm TH}$  shift is severe enough, there may be electrothermal failure due to current crowding since parallel devices lose synchronization during turn-ON. In this paper, a novel method that uses the forward voltage of the body diode during reverse conduction of a small sensing current is introduced as a technique for monitoring  $V_{\rm TH}$  shift and recovery due to BTI. This non-invasive method exploits the increased body effect that is peculiar to SiC MOSFETs due to the higher body diode forward voltage. With the proposed method, it is possible to non-invasively assess V<sub>TH</sub> shift dynamically during BTI characterization tests.

*Index Terms*—Bias temperature instability, gate oxide, reliability, SiC MOSFET.

## I. INTRODUCTION

**B** IAS temperature instability (BTI) is a well-known reliability hazard in SiC MOSFETS. Despite the improvements of the latest generation of SiC power MOSFETS, a survey of recent literature [1]–[10] on the subject suggests that it continues to be a topic of concern for both academia and industry. Two factors make it a more intractable problem in SiC: First, the increased density of the traps caused by the presence of carbon atoms during the oxidation of SiC [11] and second, the reduced energy band offsets between the SiC semiconductor and the SiO<sub>2</sub> gate insulator [1] (which results from the wider bandgap of SiC compared to silicon). These traps contribute to reduced oxide reliability as assessed by time-dependent-dielectric-breakdown and high-temperature gate bias (HTGB) stress tests as reported in the literature [12].

Manuscript received June 4, 2018; revised August 10, 2018; accepted August 29, 2018. Date of publication September 12, 2018; date of current version April 20, 2019. This work was supported by the U.K. Engineering and Physical Science Research Council through the grant Reliability, Condition Monitoring and Health Management Technologies for WBG Power Modules (EP/R004366/1). Recommended for publication by Associate Editor M. H. Todorovic. (*Corresponding author: Jose Angel Ortiz González.*)

The authors are with the School of Engineering, University of Warwick, Coventry CV4 7AL, U.K. (e-mail: j.a.ortiz-gonzalez@warwick.ac.uk; o.alatise @warwick.ac.uk).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2018.2870067

When the gate of the SiC MOSFET is subjected to a positive bias, the channel goes into inversion mode, where electrons become the majority carriers in the semiconductor substrate adjacent to the MOS interface. Hence, the traps capture electrons and become net negatively charged. This causes an upward threshold voltage shift, also known as positive bias temperature instability (PBTI). Likewise, when the gate of the SiC MOSFET is subjected to a negative voltage, the channel goes into majority carrier accumulation; hence, the traps capture holes. This causes a decrease in the threshold voltage, which in this case is known as negative bias temperature instability (NBTI). The magnitude of the threshold voltage shift depends on the magnitude of the  $V_{GS}$  stress, the duration of the stress, and the temperature of the device [1], [6], [10], [13]–[16], with the latest SiC MOSFETs from different vendors exhibiting better performances under BTI than the vintage SiC MOSFETs [15], [17] since the manufacturing processes have improved. When the gate voltage stress is removed, the traps release the electrons (in the case of a positive  $V_{GS}$ stress test) and holes (in the case of negative  $V_{GS}$  stress test), in a process known as  $V_{\text{TH}}$  recovery or trap relaxation [1], [7]. However, it is well known that the  $V_{\rm TH}$  recovery may be incomplete, thereby causing a permanent shift in  $V_{\text{TH}}$ . It has also been shown by different authors that a gate voltage of the opposite polarity to the stress voltage can accelerate  $V_{\text{TH}}$  recovery [8], [14].

In power electronic converters, where the SiC MOSFET is turned OFF at negative voltages to suppress problems like short-circuits arising from Miller capacitance induced feedback (cross-talk) [18], threshold voltage shift can cause catastrophic failure from loss of current sharing in desynchronized parallel devices [19]. In high power applications, where parallel SiC MOSFETs are held at a negative  $V_{\rm GS}$  with high temperature for a long time and are suddenly switched ON, unsynchronized switching caused by variations in  $V_{\rm TH}$  drift [1] can cause destructive failure due to current crowding.

The process of measuring the  $V_{\text{TH}}$  after stress tests can also alter the measured  $V_{\text{TH}}$ , with factors affecting its measurement including the measurement speed, bias interruption, and stress reapplication [3], [13]. The  $V_{\text{GS}}$  sweep direction also has an impact on the measured  $V_{\text{TH}}$  and defines a phenomenon called threshold voltage hysteresis in SiC MOSFETS [1]. Traditional reliability tests like high-temperature gate negative bias may not pick this up since some recovery of the  $V_{\text{TH}}$  shift may occur between the instant when the stress test ends and when the characterization occurs [2], [20]. This is not detected in the current reliability tests. Hence, new non-intrusive methods of

This work is licensed under a Creative Commons Attribution 3.0 License. For more information, see http://creativecommons.org/licenses/by/3.0/



Fig. 1. Cross section of a planar MOSFET cell. Gate and source terminals shorted. Adapted from [22].

monitoring the true  $V_{\text{TH}}$  shift without altering it are required to properly characterize  $V_{\text{TH}}$  instability from BTI in SiC MOSFETs. This topic is currently under review by a new JEDEC committee formed in September 2017, the JC-70 Wide Bandgap Power Electronic Conversion Semiconductors Committee [21].

In this paper, a novel method of assessing  $V_{\text{TH}}$  shift from BTI in SiC MOSFETs is introduced. This method captures  $V_{\text{TH}}$  shift after the stress is removed and is able to monitor the change of  $V_{\text{TH}}$  during the relaxation phase. It relies on measuring the forward voltage of the body diode while it is conducting a sensing current in third quadrant operation. Section II explains the theory behind the proposed method, while Section III presents experimental results of BTI in SiC MOSFETs as well as the relationship between the third quadrant characteristics and the  $V_{\text{TH}}$ shift. The method for characterization of  $V_{\text{TH}}$  shift due to BTI is presented in Section IV, and Section V concludes the paper.

## II. BODY EFFECT AND THRESHOLD VOLTAGE IN SiC MOSFETS

The method proposed here relies on using the relationship between the body diode forward voltage and the threshold voltage in SiC power MOSFETs. The cross section of a typical planar MOSFET is shown in Fig. 1. During reverse conduction using the body diode, the gate and source are normally shorted as shown in Fig. 1. The physical drain becomes the electrical source and the physical source becomes the electrical drain. Hence, as electrons move from the physical drain to the physical source, the forward voltage of the PN junction causes a negative voltage in the channel/body with respect to the gate thereby lowering the threshold voltage and causing subthreshold conduction through the channel. This phenomenon is known as the body effect [22]-[24] and it is more pronounced in SiC MOSFETs compared to silicon MOSFETs because the forward voltage of the SiC MOSFET body diode is higher due to the lower intrinsic carrier concentration, which in turn is due to the wider bandgap in SiC [25].

Equation (1) is the standard equation for the voltage drop  $(V_F)$  across a PiN diode conducting a current density of  $J_T$  [25], where T is the temperature, k is Boltzmann's constant, d is half

the width of the drift layer, q is the elementary charge,  $D_a$  is the diffusion coefficient,  $n_i$  is the intrinsic carrier concentration, and F is a complex function depending on the relationship between d and the ambipolar diffusion length  $L_a$ 

$$V_F = \frac{2kT}{q} \ln\left(\frac{J_T d}{2qD_a n_i F\left(d/L_a\right)}\right).$$
 (1)

In a MOSFET with potential conduction through the channel due to the body effect, the current density through the body diode  $J_{\text{PiN}}$  is determined by a current divider between the MOS channel resistance ( $R_{\text{CH}}$ ) and the PiN diode subthreshold resistance ( $R_{\text{PiN}}$ ) which can be expressed using the following equation:

$$J_{\rm PiN} = \frac{R_{\rm CH}}{R_{\rm CH} + R_{\rm PiN}} J_T.$$
 (2)

The MOS channel resistance is given by (3) [25]. The equation for the MOS channel resistance is only valid if  $V_{GS}$  is greater than  $V_{TH}$ . L is the channel length, W is the width of the channel,  $\mu$  is the mobility of electrons,  $C_{OX}$  is the gate oxide capacitance density,  $V_{GS}$  is the applied gate–source voltage and  $V_{TH}$  is the threshold voltage

$$R_{\rm CH} = \frac{L}{W\mu C_{\rm OX} \left(V_{\rm GS} - V_{\rm TH}\right)}.$$
(3)

During the third quadrant operation, if there is no channel conduction (assuming  $V_{GS}$  is less than  $V_{TH}$ ), the source–drain voltage  $V_{SD}$  is equal to the voltage across the PiN diode as defined by (1). However, if  $V_{GS}$  becomes larger than  $V_{TH}$  (due to a negative channel voltage),  $V_{SD}$  falls as a result of a reduction in the current through the body diode since some current flows in the MOS channel. The third quadrant forward voltage can now be expressed using the following equation:

$$V_{\rm SD} = \frac{2kT}{q} \ln\left(\frac{R_{\rm CH}}{R_{\rm CH} + R_{\rm PiN}} J_T \frac{d}{2qD_a n_i F\left(d/L_a\right)}\right).$$
(4)

In silicon power MOSFETs during third quadrant body diode conduction,  $V_{\rm SD}$  is usually much smaller than  $V_{\rm TH}$ , hence,  $R_{\rm CH}$  is much larger than  $R_{\rm PiN}$ , meaning that  $R_{\rm CH}/(R_{\rm CH} + R_{\rm PiN}) = 1$ . However, in SiC MOSFETs, because  $V_{\rm SD}$  is larger and  $V_{\rm TH}$  is typically smaller,  $R_{\rm CH}/(R_{\rm CH} + R_{\rm PiN}) < 1$ , thereby causing  $V_{\rm SD}$  to reduce due to MOS channel conduction in the third quadrant.

Fig. 2(a) shows the measured third quadrant characteristics for a silicon MOSFET and four different SiC MOSFETs (two planar and two trench devices), measured at ambient temperature (22 °C) using a curve tracer model 371B from Tektronix. It can be seen in Fig. 2(a) that the body diode forward voltage ( $V_{SD}$ ) is higher for the SiC MOSFETs. Fig. 2(b) shows the measured gate transfer characteristics of the devices, where the threshold voltage can be extracted using a method defined in [26]. With different available methods for measuring  $V_{TH}$ , the current-tosquare-root-of-transconductance has been selected. The advantages of this method are that it avoids the dependence of the extracted value on parasitic series resistance and mobility degradation. Comparisons of  $V_{TH}$  extraction using different methods are presented in [26], [27].

Fig. 3(a) shows the measured body diode forward voltage  $(V_{SD})$  at low current (50 mA) as a function of the  $V_{GS}$  applied



during measurement. This voltage was measured using a digital multimeter model HMC8012 from Hameg. Fig. 3 shows that in the case of the evaluated silicon MOSFET, the measured body diode forward voltage is independent of  $V_{GS}$ . It remains at roughly 0.5 V. However, in the SiC power MOSFETs, the absolute value of the measured body diode  $V_{\rm SD}$  increases with the absolute value of the  $V_{GS}$  negative bias. As shown in (1)–(4), this is due to MOS channel inversion resulting from the coupling between the body diode voltage drop and the gate, i.e., the voltage drop across the PN body diode during third quadrant conduction causes a negative voltage in the p-body with respect to the gate thereby causing some subthreshold current. The overall effect causes a reduction in the absolute value of  $V_{SD}$  since there are two current flow paths (the body diode and the MOS channel). This effect does not occur in the evaluated silicon devices because of the low  $V_{\rm SD}$  in the third quadrant and can potentially be minimized in devices with high threshold voltages.

Fig. 3(b) shows the measured  $V_{\text{TH}}$  and  $V_{\text{SD}}$  for different 600 to 1200 V silicon and SiC planar and trench MOSFETS. It can be seen from Fig. 3(b), that the larger the difference is between  $V_{\text{TH}}$  and  $V_{\text{SD}}$ , the less pronounced the body effect is. The low  $V_{\text{SD}}$  in the evaluated silicon power MOSFET suppresses the body effect while the large  $V_{\text{SD}}$  in SiC makes it visible. The proposed method for BTI characterization relies on the relationship between  $V_{\text{SD}}$  and  $V_{\text{TH}}$  which is developed in Sections III and IV of the paper.



Since the low-current  $V_{SD}$  is a well-known temperaturesensitive electrical parameter (TSEP), before introducing the BTI characterization technique, it is important to first analyze the impact of the body effect on  $V_{SD}$  as a TSEP. Since the  $V_{SD}$ of a PiN diode is the sum of the PN junction voltage and the voltage drop across the voltage blocking drift layer, the temperature coefficient of  $V_{SD}$  depends on the current flowing through the diode. At high currents, the  $V_{SD}$  has a positive temperature coefficient due to the increase in drift layer resistance with temperature while at low currents  $V_{SD}$  has a negative temperature coefficient due to increasing carrier density with temperature at the PN junction. The intersection point between the positive and negative temperature coefficients is called the zero-temperaturecoefficient (ZTC) point and is where the increase in carrier density with temperature at the PN junction is counterbalanced by the increase in the drift layer resistance with temperature. Due to the body effect in SiC MOSFETs, the temperature dependency of the  $V_{\rm SD}$  will depend on both the negative temperature coefficient of the PN junction (at low currents) and the negative temperature coefficient of the threshold voltage of the MOS channel. Both mechanisms are affected by the increase in the intrinsic carrier concentration due to bandgap narrowing as the temperature increases. Since the p-doping that forms the anode of the intrinsic body diode is typically different from the p-doping of the MOS channel (which is set by the manufacturer according to the target threshold voltage), the two temperature





Fig. 4. Temperature sensitive elements affecting the on-state voltage of the body diode of a MOSFET ( $V_{SD}$ ).

characteristics may differ however both are negative in the sense that the voltages reduce with increasing temperature. In the case of the threshold voltage, the temperature coefficient also depends on the oxide thickness as shown in (5) [28].  $\Psi_B$  is the potential difference between the Fermi level and the intrinsic Fermi level,  $c_{\text{OX}}$  is the specific gate oxide capacitance,  $\varepsilon_{\text{SiC}}$  is the dielectric constant of silicon carbide,  $N_A$  is the doping density, q is the electron charge, and  $E_g(0)$  is the bandgap energy at T = 0 K

$$\frac{dV_{\rm TH}}{dT} = \frac{d\psi_B}{dT} \left( 2 + \frac{1}{c_{\rm OX}} \sqrt{\frac{qN_A \varepsilon_{\rm SiC}}{\psi_B}} \right)$$
(5)

where

$$\frac{d\psi_B}{dT} \approx \frac{1}{T} \left[ \frac{E_g(0)}{2q} - |\psi_B| \right]. \tag{6}$$

Fig. 4 shows an equivalent circuit highlighting the current divider between the body diode (PN junction) and the MOS channel. The overall temperature coefficient of  $V_{\rm SD}$  in SiC MOSFETs depends on the temperature coefficient of the two components depending on which it is dominant. To separate the observable impact of these two mechanisms on  $V_{\rm SD}$  as a TSEP, the temperature characteristics of the body diode forward voltage ( $V_{\rm SD}$ versus temperature) were extracted under two conditions, one without the body effect present ( $V_{\rm GS} = -10$  V) and the other with the body effect present ( $V_{\rm GS} = 0$  V).

When the  $V_{SD}$  versus temperature characteristics is extracted at  $V_{\rm GS} = -10$  V, the channel is fully closed hence there is no MOS channel subthreshold conduction, no body effect, and no current divider in Fig. 4, i.e., all the current flows through the diode. In this case, the measured  $V_{SD}$  is the forward voltage of the PN junction and its temperature characteristics are determined solely by the negative temperature coefficient of the PN junction voltage below the ZTC point. When the  $V_{SD}$  versus temperature characteristics are extracted at  $V_{GS} = 0$  V, the body effect is present and there is a current divider between the MOS channel and the body diode. In this case, the temperature coefficient of the threshold voltage as defined by (5) plays a role depending on which the mechanism between the PN junction and the MOS channel is dominant in temperature sensitivity. By comparing the temperature coefficient of the  $V_{SD}$  versus temperature characteristics under both conditions, it is possible to decouple the temperature sensitivity of the two aforementioned mechanisms (the  $V_{\rm TH}$  temperature coefficient and PN junction temperature coefficient [29]). This is what is



Fig. 5. (a)  $V_{\rm SD}$  as a function of temperature for a SIC D MOSFET.  $I_{\rm SD}=50\,{\rm mA}$ . (b)  $V_{\rm SD}$  as a function of temperature for a SIC U MOSFET.  $I_{\rm SD}=50\,{\rm mA}$ ).

done in Fig. 5. Fig. 5 presents the measured  $V_{SD}$  at 50 mA for a 36 A/900 V planar SiC MOSFET and a 39 A/650 V Trench SiC MOSFET at  $V_{GS} = 0$  and  $V_{GS} = -10$  V.

In Fig. 5(a), for the 900 V SiC planar MOSFET, the temperature sensitivity of  $V_{SD}$  reduces from -3.1 mV/°C at  $V_{GS} = -10$  V (no body effect) to  $-2.4 \text{ m V/}^{\circ}\text{C}$  at  $V_{\text{GS}} = 0 \text{ V}$  (body effect present). On the other hand, the opposite trend can be observed in the case of the 650 V SiC trench MOSFET shown in Fig. 5(b), where the temperature sensitivity of  $V_{SD}$  increases from  $-1.9 \text{ mV/}^{\circ}\text{C}$ (no body effect) to  $-2.5 \text{ mV/}^{\circ}\text{C}$  (body effect present). Since the temperature sensitivity of  $V_{\rm TH}$  depends on the channel doping and oxide thickness as shown in (5) and different manufacturers using different fabrication processes will have different parameters, it is difficult to predict the overall characteristics using analytical equations especially since they will vary between planar and trench devices. The recommendation for device technologists using  $V_{SD}$  as a TSEP would be to thoroughly characterize its temperature sensitivity over a range of  $V_{GS}$  and currents to better understand the specific characteristics peculiar to the device under investigation and to ensure that there is no body effect during  $V_{SD}$  measurements.

#### **III. BTI MEASUREMENTS IN SiC MOSFETS**

# A. Impact of BTI on the Transfer and Third Quadrant Characteristics

The physics of both negative and positive threshold voltage shifts from NBTI and PBTI is relatively well understood in silicon and SiC MOSFETs as detailed in several papers [1]–[10]. Hence, what this paper investigates is the relationship between  $V_{\text{TH}}$  and  $V_{\text{SD}}$  for devices that have undergone HTGB stresses, and how measuring  $V_{\text{SD}}$  can be used to characterize  $V_{\text{TH}}$  shift from BTI. Using the experimental set-up shown in Fig. 6, SiC MOSFETs have been subjected to accelerated positive and negative gate oxide stresses.

After the gate stress phase, the gate transfer and third quadrant characteristics were measured using a curve tracer Tektronix 371B at ambient temperature (22 °C), following a 16-h period to allow time for relaxation/recovery. During the relaxation phase, the gate and source are shorted ( $V_{\text{GS}} = 0$  V).





Fig. 6. (a) Picture of the experimental set-up for stressing and characterizing BTI. (b) Schematic of the set-up for the gate stress, recovery/relaxation phase and characterization of  $V_{\rm SD}$  as TSEP.

(b)

 TABLE I

 HIGH-TEMPERATURE GATE BIAS STRESSES FOR EVALUATION OF BTI

|          | Device A                  | Device B                 |
|----------|---------------------------|--------------------------|
|          | (Negative HTGB)           | (Positive HTGB)          |
| Stress 1 | -25 V, 150 °C, 30 minutes | 25 V, 150 °C, 30 minutes |
| Stress 2 | -25 V, 150 °C, 30 minutes | 28 V, 150 °C, 30 minutes |
| Stress 3 | -30 V, 150 °C, 30 minutes | 30 V, 150 °C, 30 minutes |
| Stress 4 | -30 V, 150 °C, 30 minutes | 32 V, 150 °C, 30 minutes |

The devices were stressed in four stages of HTGB stress with each stage comprising of 30 min at a defined stress voltage and a junction temperature of 150 °C, which is the maximum operating junction temperature of the selected device. This temperature is limited by the conventional packaging used and not by the material properties of SiC, which allow operating temperatures above 500 °C [30]. The operating temperature is application dependent with some applications like automotive systems having ambient temperatures as high as 140 °C [30]. There is increasing interest in high-temperature electronics, hence ambient temperatures higher than 150 °C are expected [30]. This fact makes the characterization of BTI of SiC MOSFETs more critical.

The stress voltage was progressively increased during the four stages, as summarized in Table I. The objective of these highly accelerated stress tests was to degrade the gate oxide for evaluating the effectiveness of the proposed characterization method and not for lifetime evaluation which has been covered in other studies like [8] and [15]. The device evaluated in this paper was the planar SiC MOSFET, where the body effect was more apparent, i.e., the 900 V planar SiC MOSFET.

The results of the NBTI and PBTI measurements are shown in Figs. 7 and 8, respectively. As can be seen from Fig. 7(a), the negative gate bias stress test has caused the threshold voltage to reduce due to positive charge trapping from tunneling currents.



Fig. 7. (a) Gate transfer characteristics showing  $V_{\rm TH}$  reduction from NBTI. (b) Third quadrant characteristics showing  $V_{\rm SD}$  shift from NBTI.

This is evident from the leftward shift of the transfer characteristic after each stress period that has caused a concomitant reduction in the third quadrant  $V_{SD}$  measured at  $V_{GS} = 0$  V, as shown in Fig. 7(b). With a lower threshold voltage, the body effect becomes more pronounced, hence, the increased subthreshold current causes a lower  $V_{SD}$ . The reverse occurs in the case of PBTI, where an increased in the  $V_{TH}$  (rightward shift in the transfer characteristic) is seen in Fig. 8(a) and a concomitant increase in the magnitude of the  $V_{SD}$  is seen in Fig. 8(b). As a result of this, using the third quadrant characteristic, it is possible to detect  $V_{TH}$  shift due to BTI.

### B. Considerations for Condition Monitoring

Condition monitoring is increasingly of interest to academic and industrial researchers as a tool for *in situ* operational management [31]. An option mentioned by different authors is the use of TSEPs [32], [33] for detecting the degradation of the packaging of the device. Different researchers have cited the use of the MOSFET body diode conduction characteristics as a TSEP since there is a well-known temperature dependence of the forward voltage, for example, in [34] and [35]. As it is a widely used TSEP, it is important to evaluate how the stress of the gate oxide will affect its accuracy as temperature indicator.

The temperature dependence of the  $V_{SD}$  at low currents has been measured for the evaluated SiC MOSFETs subjected to both



Fig. 8. (a) Gate transfer characteristics showing  $V_{\text{TH}}$  increase from PBTI. (b) Third quadrant characteristics showing  $V_{\text{SD}}$  shift from PBTI.



Fig. 9. (a)  $V_{\rm SD}$  versus temperature for SiC MOSFETs under PBTI ( $I_{\rm SD} = 50 \text{ mA}, V_{\rm GS} = 0 \text{ V}$  and  $V_{\rm GS} = -4 \text{ V}$ ). (b)  $V_{\rm SD}$  versus temperature for SiC MOSFETs under NBTI, ( $I_{\rm SD} = 50 \text{ mA}, V_{\rm GS} = 0 \text{ V}$  and  $V_{\rm GS} = -4 \text{ V}$ ).

positive and negative HTGB stress tests. Fig. 9(a) shows the  $V_{SD}$  versus temperature characteristics at  $V_{GS} = 0$  and -4 V, measured at different stages of oxide degradation (shown in Table I) for positive HTGB, while Fig. 9(b) shows the measurements for the negative HTGB tests. The current used for this characterization is  $I_{SD} = 50$  mA and the temperature of the device was set using a small dc heater attached to the device. Comparing Fig. 9(a) and (b), it is observed that the impact of PBTI on the  $V_{SD}$  is apparently not as pronounced as NBTI. Looking at Fig. 9(a), the  $V_{SD}$  increases with positive gate voltage stress (over all temperatures) due to a rise in  $V_{TH}$ . However, comparing Fig. 9(a) and (b), the observable stress induced shift in  $V_{SD}$ 



Fig. 10. Impact of the negative bias during characterization on PBTI. (a) Initial characterization. (b) After applying a negative gate bias during characterization.

is less apparent as the absolute value of  $V_{\rm GS}$  increases from 0 to -4 V.

At  $V_{GS} = 0$  V,  $V_{SD}$  shifts by +75 mV between the unstressed device and the device that has undergone the four stages of positive HTGB stress as detailed in Table I. At  $V_{GS} = -4$  V, the shift in  $V_{SD}$  between the unstressed and stressed device can be considered equal to 0. In the case of NBTI, at  $V_{GS} = 0$ , the shift of  $V_{SD}$  is -490 mV, while at  $V_{GS} = -4$  V the average shift is -177 mV, with the shift being more apparent at lower temperatures than at high temperatures.

During the characterization of  $V_{\rm SD}$ , negative voltages were applied to the gate–source for determining the TSEP characteristics (namely  $V_{\rm GS} = -4$  V). In the case of the negative HTGB stress, this voltage does not compensate the initial  $V_{\rm TH}$  shift caused during the stress. However, in the case of the positive HTGB, the negative gate voltage applied during the characterization sequence partially compensates the  $V_{\rm TH}$  shift [8], [14]. Fig. 10(a) shows the measured  $V_{\rm SD}$  (at  $V_{\rm GS} = 0$  V) as a function of temperature during the different stages of the positive HTGB stress before applying the negative voltage for TSEP characterization. Fig. 10(b) shows the measured  $V_{\rm SD}$  (at  $V_{\rm GS} = 0$  V) as a function of temperature after applying the negative voltage for TSEP characterization. It can be seen from Fig. 10(b) that the application of the negative gate voltage has partially corrected the  $V_{\rm SD}$  shift caused by PBTI.

An important observation, from the results shown in Fig. 10, which has implications from the application and qualification point of view is that the technique used for determining the  $V_{\text{TH}}$  shift will have an impact on the measured  $V_{\text{TH}}$  shift and the instantaneous threshold voltage shift can be higher than the measured one. In other words, the process of measuring  $V_{\text{TH}}$  shift can potentially underestimate the problem and this is more critical for SiC given the reduced reliability of the oxide.

The results presented in Fig. 9 have two implications from the point of view of condition monitoring. First, the degradation of the gate oxide can affect the accuracy of  $V_{SD}$  as a TSEP as was already mentioned in [36], especially if it is measured at  $V_{GS} = 0$ . Biasing the device at negative voltage minimizes the impact of the threshold voltage shift and the body effect on the temperature sensitivity of  $V_{SD}$  [35], [37], [38], however the impact of biasing the device at a negative voltage could be adverse on the reliability of the gate oxide. The change in



Fig. 11. (a)  $V_{\text{SD}}$  as a function of threshold voltage  $V_{\text{TH}}$  during both PBTI and NBTI. (b) Normalized  $V_{\text{TH}}$  as a function of the normalized  $V_{\text{SD}}$  (measured at I = 50 mA).

 $V_{\text{TH}}$  can also affect other TSEPs like the turn-ON *dl/dt* [39] and the threshold voltage itself [24]. Second, if the temperature of the device can be determined using a different technique, then the health/condition of the oxide can be ascertained from the measured  $V_{\text{SD}}$ . This can be particularly useful as a method for assessing the threshold voltage shift/gate oxide condition in applications, where a standby period allows the devices to settle at high ambient temperature with negative gate voltages.

During the stress/characterization tests, the transfer characteristics were measured at ambient temperature, hence the threshold voltages at ambient temperature can be extracted. Fig. 11 presents the measured  $V_{SD}$  as a function of the extracted threshold voltage caused by NBTI and PBTI. Regarding the extraction of the threshold voltages, as mentioned in the introduction, it is important to mention that the measuring method can affect the accuracy of the measured  $V_{TH}$ , especially for characterizing the instantaneous  $V_{TH}$  shift due to BTI [3], [13]. For the tests performed here, the objective was characterizing a more permanent  $V_{TH}$  shift after the accelerated stress test to obtain a relationship between  $V_{SD}$  and  $V_{TH}$ . The measuring sequence for extraction is given as follows.

1) After the BTI stress test, sufficient time (16 h) is allowed for the recovery to complete, at  $V_{GS} = 0$ . The objective was to characterize the non-recoverable shift, which can be considered stable during the characterization sequence.



Fig. 12. (a) Experimental setup for characterization of BTI using the body diode. (b) Electrical schematic of the test circuit.

- 2) Characterization of  $V_{SD}$  with a curve tracer Tektronix 371B at  $V_{GS} = 0$  V and ambient temperature (22 °C).
- 3) Characterization of the  $I_{\rm DS}$  versus  $V_{\rm GS}$  (gate transfer) characteristics using a curve tracer Tektronix 371B, to extract  $V_{\rm TH}$  using the current-to-square-root-of-transconductance-ratio method [26]. Positive sweep direction and ambient temperature (22 °C).
- 4) TSEP characterization with 50 mA sensing current, i.e.,  $V_{SD}$  versus temperature with  $V_{GS} = 0$ , -2, and -4 V.  $V_{SD}$  measured with a multimeter Hameg HMC8012.

In the case of PBTI, the values of  $V_{\rm SD}$  used in Fig. 11 are the values measured in the initial characterization, before the application of the negative voltage. Analyzing Fig. 11, in the case of PBTI, it can be clearly observed that during the characterization of  $V_{\rm SD}$  at  $V_{\rm GS} = -4$  V, the threshold voltage shift is not observed as the body effect is minimized. This does not happen in the case of NBTI, as the negative voltage used during characterization does not compensate the  $V_{\rm TH}$  shift caused during the stress. The  $V_{\rm TH}$  reduction makes the body effect apparent at  $V_{\rm GS} = -4$  V, hence a more negative  $V_{\rm GS}$  would be required to fully cut off the channel.

The impact of the body effect and the negative  $V_{\rm GS}$  bias can also be analyzed from the results in Fig. 11. For the NBTI measurements, at  $V_{\rm GS} = 0$ , the  $V_{\rm SD}/V_{\rm TH}$  coefficient is 0.55 V/V, and at  $V_{\rm GS} = -4$  V, it is 0.29 V/V. For the PBTI measurements, at  $V_{\rm GS} = 0$ , the  $V_{\rm SD}$  coefficient can be considered the same as that of NBTI, however at negative  $V_{\rm GS}$  values, the shift in  $V_{\rm TH}$ and its impact on  $V_{\rm SD}$  is compensated during the characterization procedure.

To remove the device-to-device variation, normalized  $V_{\text{TH}}$  as a function of normalized  $V_{\text{SD}}$  (at  $V_{\text{GS}} = 0$  and an ambient temperature of 22 °C) has been calculated and plotted in Fig. 11(b). The relationship between the normalized  $V_{\text{SD}}$  and  $V_{\text{TH}}$  is given by (7) and can be used as the calibration characteristic for  $V_{\text{TH}}$ monitoring using  $V_{\text{SD}}$ 



Fig. 13. (a) Evaluation of PBTI using the proposed method.  $V_{GS,stress} = 17 \text{ V}$ ,  $V_{GS,rec} = 0 \text{ V}$ , pulse duration 10 s, T = 22 °C and  $I_{SD} = 50 \text{ mA}$ , (b) Evaluation of NBTI using the proposed method.  $V_{GS,stress} = -16 \text{ V}$ ,  $V_{GS,rec} = 0 \text{ V}$ , pulse duration 10 seconds, T = 22 °C and  $I_{SD} = 50 \text{ mA}$ .

The relationship between  $V_{\text{TH}}$  and  $V_{\text{SD}}$  determined in this paper is experimental. Modeling of the body effect, which requires knowledge of the manufacturing parameters like channel doping, active area, cell pitch, and oxide thickness, is considered beyond the scope of the study presented in this paper. Further studies of the body effect are presented in [40], where its impact on the reverse recovery and dynamic avalanche is studied, in [41], where the body effect is analyzed for 10 kV SiC MOSFETS, and [42], where initial studies for an analytical model of the channel conduction in the third quadrant are presented.

## IV. NOVEL CHARACTERIZATION TECHNIQUE OF BTI IN SIC MOSFETS

As was mentioned in the previous section, the use of the forward voltage of the body diode during reverse conduction of a low current is a well-known TSEP [24], [34]. It can be used for detecting the degradation of the thermal impedance of power modules, based on the increase of the junction temperature due to the increased thermal resistance [33]. Capturing the cooling transient enables the ability of detecting the degraded elements of the packaging [43]. The method presented in this paper is similar in that it uses a sensing current to measure the forward voltage of the body diode during the third quadrant operation. The relationship between the third quadrant forward voltage and the threshold voltage is then used to monitor  $V_{\rm TH}$  shift and relaxation during positive and negative gate bias stress tests. The test setup used for evaluating this characterization method is shown in Fig. 12(a) and a simplified electrical schematic is shown in Fig. 12(b). A gate driver with adjustable supply voltages is used for stressing the gate oxide of the device under test at positive and negative gate voltage stresses. The

pulse is generated using a Tektronix waveform generator model AFG3022C, a current  $I_{SD}$  of 50 mA flows through the MOSFET, while the third quadrant  $V_{SD}$  is measured using a differential probe model TA043 from Pico Technology and a Tektronix oscilloscope model TDS5054B.

In the circuit shown in Fig. 12(b), the sensing current  $I_{SD}$  flows continuously through the MOSFET during the gate stress and relaxation phases while the body diode forward voltage  $V_{SD}$  is measured. During the gate stress phase,  $V_{SD}$  will depend on  $V_{GS}$  while during the relaxation phase,  $V_{SD}$  will depend on  $V_{TH}$ . The linear relationship between  $V_{SD}$  and  $V_{TH}$  shown in Fig. 11 is used to monitor the transient behavior of  $V_{TH}$  during the relaxation phase. For a sensing current  $I_{SD}$  of 50 mA, the results for NBTI and PTBI characterization of both Si and SiC MOSFETs are shown in Fig. 13.

In the case of PBTI evaluation, as shown in Fig. 13(a), the gate stress voltage was  $V_{\text{GS,stress}} = 17 \text{ V}$  and the gate recovery/relaxation voltage was  $V_{GS,rec} = 0$  V. At  $V_{GS} = 0$  V, the MOSFET is OFF hence, the current  $I_{SD}$  flows through the body diode, resulting in a  $V_{\rm SD}$  voltage of approximately 0.5 V for the Si MOSFET and 1.4 V for the SiC MOSFET (lower than the nominal voltage of a PiN diode due to the body effect, as described previously in Section II). During PBTI evaluation, when the device is turned ON at time t = 4 s the current  $I_{SD}$  flows through the channel, hence the voltage  $V_{\rm SD}$  depends on the ON-state resistance of the MOSFET meaning its value is low, for both Si and SiC MOSFETs. At time t = 14 s, when gate voltage is set again to 0 V, the sensing current  $I_{SD}$  is commutated to the body diode thereby causing  $V_{SD}$  to rise to the initial value in the case of the silicon MOSFET and to a value higher than the initial value in the SiC MOSFET.



Fig. 14. Impact of the gate voltage used on the body effect. Gate voltage of -10/+22 V.

The difference between the nominal initial value and the peak value is caused by the positive shift of  $V_{\text{TH}}$  and its impact on the body effect. This peak  $V_{\text{SD}}$  value is followed by an exponential decay due to the threshold voltage recovery. This is not observable in the silicon MOSFET, not because there is no  $V_{\text{TH}}$  shift, but because there is no body effect in the evaluated silicon MOSFET. Fig. 13(a) shows the normalized  $V_{\text{TH}}$  shift and recovery for PBTI calculated using (7).

Fig. 13(b) shows the NBTI characterization, where the stress is  $V_{GS,stress} = -16$  V and  $V_{GS,rec} = 0$  V is used for the relaxation/recovery phase. In the case of the Si MOSFET,  $V_{SD}$  is independent of  $V_{GS}$  since the body effect is suppressed. In the case of the SiC MOSFET, during the stress phase, the channel is in accumulation (highly non-conductive) and  $V_{SD}$  increases to a higher value, (around 2.7 V, corresponding to a SiC PiN diode forward voltage) as was shown in Section II. After the stress phase,  $V_{GS}$  is set to 0 V, in the relaxation phase. In the case of the SiC MOSFET,  $V_{SD}$  returns to a value below the prestress value, because of the reduction of  $V_{TH}$  and its impact on the body effect. Similar to PBTI, the initial lower peak is followed by the subsequent recovery after the stress has been removed. Fig. 13(b) shows the normalized  $V_{TH}$  calculated using (7), where the  $V_{TH}$  shift and recovery can be observed for NBTI.

This method of characterizing BTI in SiC MOSFETs is based on the body effect and its impact on the third quadrant characteristics. Hence, if the objective is to observe the  $V_{\text{TH}}$  shift and recovery using the third quadrant  $V_{\text{SD}}$ , then it is advised to set  $V_{\text{GS}} = 0$  V during the recovery phase, as the impact of the body effect is more apparent. Using a negative  $V_{\text{GS}}$  will disguise the  $V_{\text{TH}}$  shift under positive HTGB stress tests. This is shown in Fig. 14, where the stress voltage  $V_{\text{GS,stress}}$  is 22 V and the voltage used during the recovery/characterization phase is  $V_{\text{GS,rec}} = -10$  V. In Fig. 14, no  $V_{\text{TH}}$  shift is evident because the negative bias during recovery masks the shift.

For both PBTI and NBTI, using a suitable  $V_{GS}$  voltage during reverse conduction of a small current, the difference between the prestress  $V_{SD}$  and the poststress  $V_{SD}$  is indicative of the threshold voltage shift. The advantage of using the  $V_{SD}$  to monitor the  $V_{TH}$ is the fact that  $V_{TH}$  shift and recovery can be assessed *in situ*  without interfering with the physical mechanisms in action, i.e., NBTI and PBTI can be assessed without directly measuring the threshold voltage. The exponential recovery of  $V_{\rm SD}$  to its prestress value is indicative of the recovery of the threshold voltage to its prestress value, hence the recovery time can be characterized using this technique in a non-intrusive way.

The heater used for the TSEP characterization in Section III was attached to the device, thereby adding thermal mass and acting as a heatsink in this case, hence the temperature can be monitored during the tests to verify the impact of self-heating during the stress tests. Given that both  $V_{SD}$  and  $V_{TH}$  are affected by temperature, it is important to ensure that the measurements of  $V_{\rm TH}$  shift are solely due to BTI and not self-heating due to the measurement set-up. Since the sensing current used in  $V_{\rm SD}$  characterization can cause some self-heating, it is important to quantify its impact and ensure it does not cause error in ascertaining the  $V_{\rm TH}$  shift. During the stress phase of the PBTI measurements, self-heating can be neglected for any sensing current  $(I_{SD})$  level due to the very low dissipated power  $(V_{SD} \cdot I_{SD})$  since the  $V_{SD}$  is low at the ON-state voltage of the device. For example, under PBTI stressing, a sensing current of 50 mA and a  $V_{SD}$  of 3 mV leads to a dissipated power of 150  $\mu$ W which given the heatsink used caused a case temperature change ( $\Delta T_{\text{CASE}}$ ) of 0.05 °C. However, during the stress phase of the NBTI measurements, with the sensing current of 50 mA and with the  $V_{SD}$  at 2.7 V, the dissipated power due to the self-heating of the device is estimated at 135 mW, which results in a temperature change of 0.1 °C given the heatsink used. For both PBTI and NBTI, there can also be self-heating during the relaxation period. Hence, by ensuring an adequate heatsink was used during the BTI stresses, the experimental measurements in  $V_{\rm TH}$  shift due to BTI were not affected by self-heating since the junction and case temperature rise was negligible, i.e., a junction temperature rise of 0.1 °C corresponds to a  $V_{\rm SD}$  shift of -240  $\mu$ V according to the calibration curve shown in Fig. 5(a) which when compared to  $V_{SD}$  shifts due to BTI in Fig. 13, which is in the range of several tens of mV, can be considered insignificant.

Fig. 15 shows experimental measurements of the case temperatures during typical NBTI and PBTI stress cycles. The temperatures were logged using a thermocouple data logger TC-08 from Pico Technology, which measured the case temperature of the device. This has been done for a series of stress pulses using a long recovery time and the results are shown in Fig. 15(a) and (b), for PBTI and NBTI stress tests of 15 and -16 V, respectively. The stress duration is 10 s and the monitored time was 100 s, using a sensing current  $I_{SD}$  of 50 mA.

During NBTI stresses,  $V_{SD}$  can be used as TSEP, thereby the self-heating during the stress phase can be verified using the calibration curve shown in Fig. 5. This is possible given that for both -10 V (calibration) and -16 V (stress) the calibration curve of  $V_{SD}$  as TSEP is the same as there is no channel conduction, as described in Section II. The gate stress voltage and  $V_{SD}$  (TSEP) during the NBTI stress are shown in Fig. 16. When the channel is fully closed, the temperature sensitivity of  $V_{SD}$  is  $-3.1 \text{ mV/}^{\circ}\text{C}$ , hence the measured  $\Delta V_{SD}$  of -0.8 mV corresponds to a junction temperature increase  $\Delta T_i$  during the stress equal to 0.26 °C.



Fig. 15. (a) Evaluation of the self-heating during PBTI evaluation.  $V_{\text{GS,stress}} = 15 \text{ V}$ ,  $V_{\text{GS,rec}} = 0 \text{ V}$ , stress duration 10 seconds,  $I_{\text{SD}} = 50 \text{ mA}$ . (b) Evaluation of the self-heating during NBTI evaluation.  $V_{\text{GS,stress}} = -16 \text{ V}$ ,  $V_{\text{GS,rec}} = 0 \text{ V}$ , stress duration 10 seconds,  $I_{\text{SD}} = 50 \text{ mA}$ .



Fig. 16.  $V_{\text{GS}}$  and  $V_{\text{SD}}$  (TSEP) during NBTI stress.

The impact of the self-heating for this short evaluation pulse can be considered negligible but longer stress pulses could require further measures, like reducing the sensing current  $I_{SD}$  or an improved cooling system.

## V. CONCLUSION

Threshold voltage shift from BTI is now a critical reliability concern in SiC power MOSFETs. The standard methods of assessing BTI in silicon MOSFETs are not applicable in SiC MOSFETs. The reduced oxide reliability in SiC and the need for negative gate biasing during turn-OFF means  $V_{\text{TH}}$  shift is more critical. Furthermore, the process of characterizing  $V_{\text{TH}}$  after the high voltage stress test may alter the extent of  $V_{\rm TH}$  shift thereby underestimating its extent. This problem is critical in high power applications that use parallel power devices where unsynchronized switching due to non-uniform  $V_{\rm TH}$  drift can cause catastrophic failure from current hugging. This paper has introduced a novel method of monitoring threshold shift from BTI using the body effect in SiC power MOSFETs. The body effect is particularly evident in SiC MOSFETs because of the high body diode forward voltage and low threshold voltage compared to silicon. Hence, the third quadrant voltage drop is sensitive to the gate voltage bias and by implication, the threshold voltage. By using a low sensing current through the body diode during the  $V_{\rm GS}$  stress and relaxation phase, the third quadrant forward voltage can be used as an indicator for the threshold voltage shift,

similar to how the forward voltage is used as a temperature indicator (TSEP). Using this method during qualification of power devices under HTGB will show the true behavior of the threshold voltage since it can assess  $V_{\text{TH}}$  shift and recovery in-situ without altering it. As  $V_{\text{SD}}$  is also affected by temperature, it is important to define measures to avoid the self-heating of the device during the tests, in order to consider the shift of  $V_{\text{SD}}$ caused only by BTI.

### REFERENCES

- T. Aichinger, G. Rescher, and G. Pobegen, "Threshold voltage peculiarities and bias temperature instabilities of SiC MOSFETs," *Microelectron. Rel.*, vol. 80, pp. 68–78, 2018.
- [2] A. J. Lelis, R. Green, and D. B. Habersat, "SiC MOSFET thresholdstability issues," *Mater. Sci. Semicond. Process.*, vol. 78, pp. 32–37, 2018.
- [3] D. B. Habersat, A. J. Lelis, and R. Green, "Measurement considerations for evaluating BTI effects in SiC MOSFETs," *Microelectron. Rel.*, vol. 81, pp. 121–126, 2018.
- [4] G. Rescher, G. Pobegen, T. Aichinger, and T. Grasser, "Preconditioned BTI on 4H-SiC: Proposal for a nearly delay time-independent measurement technique," *IEEE Trans. Electron Devices*, vol. 65, no. 4, pp. 1419– 1426, Apr. 2018.
- [5] K. Puschkarsky, H. Reisinger, T. Aichinger, W. Gustin, and T. Grasser, "Understanding BTI in SiC MOSFETs and its impact on circuit operation," *IEEE Trans. Device Mater. Rel.*, vol. 18, no. 2, pp. 144–153, Jun. 2018.
- [6] K. Puschkarsky, T. Grasser, T. Aichinger, W. Gustin, and H. Reisinger, "Understanding and modeling transient threshold voltage instabilities in SiC MOSFETs," in *Proc. IEEE Int. Rel. Phys. Symp.*, 2018, pp. 3B.5-1– 3B.5-10.
- [7] O. Takuma *et al.*, "Reliability study on positive bias temperature instability in SiC MOSFETs by fast drain current measurement," *Jpn. J. Appl. Phys.*, vol. 56, no. 4S, 2017, Art. no. 04CR01.
- [8] M. Beier-Moebius and J. Lutz, "Breakdown of gate oxide of SiC-MOSFETs and Si-IGBTs under high temperature and high gate voltage," in Proc. PCIM Eur. Int. Exhib. Conf. Power Electron., Intell. Motion, Renewable Energy Energy Manage., 2017, pp. 1–8.
- [9] S. Mitsuru *et al.*, "Accurate evaluation of fast threshold voltage shift for SiC MOS devices under various gate bias stress conditions," *Jpn. J. Appl. Phys.*, vol. 57, no. 4S, 2018, Art. no. 04FA07.
- [10] M. Eiichi, F. Takahiro, T. Tatsuya, and O. Kazuhiro, "Positive bias temperature instability of SiC-MOSFETs induced by gate-switching operation," *Jpn. J. Appl. Phys.*, vol. 56, no. 4S, 2017, Art. no. 04CR11.
- [11] V. V. Afanasev, M. Bassler, G. Pensl, and M. Schulz, "Intrinsic SiC/SiO2 interface states," *Phys. Status Solidi* (a), vol. 162, no. 1, pp. 321–337, 1997.
- [12] Z. Chbili *et al.*, "Modeling early breakdown failures of gate oxide in SiC power MOSFETs," *IEEE Trans. Electron Devices*, vol. 63, no. 9, pp. 3605–3613, Sep. 2016.
- [13] A. J. Lelis, R. Green, D. B. Habersat, and M. El, "Basic mechanisms of threshold-voltage instability and implications for reliability testing of SiC MOSFETS," *IEEE Trans. Electron Devices*, vol. 62, no. 2, pp. 316–323, Feb. 2015.

- [14] D. P. Hamilton *et al.*, "High-temperature electrical and thermal aging performance and application considerations for SiC power DMOSFETs," *IEEE Trans. Power Electron.*, vol. 32, no. 10, pp. 7967–7979, Oct. 2017.
- [15] S. A. Ikpe *et al.*, "Silicon-carbide power MOSFET performance in high efficiency boost power processing unit for extreme environments," in *Proc. Int. Conf. High Temp. Electron.*, 2016, vol. 2016, pp. 184–189.
- [16] M. Gurfinkel *et al.*, "Characterization of transient gate oxide trapping in SiC MOSFETs using fast *I/V* techniques," *IEEE Trans. Electron Devices*, vol. 55, no. 8, pp. 2004–2012, Aug. 2008.
- [17] R. Green, A. Lelis, and D. Habersat, "Threshold-voltage bias-temperature instability in commercially-available SiC MOSFETs," *Jpn. J. Appl. Phys.*, vol. 55, no. 4S, 2016, Art. no. 04EA03.
- [18] S. Jahdi, O. Alatise, J. A. O. Gonzalez, R. Bonyadi, L. Ran, and P. Mawby, "Temperature and switching rate dependence of crosstalk in Si-IGBT and SiC power modules," *IEEE Trans. Ind. Electron.*, vol. 63, no. 2, pp. 849– 863, Feb. 2016.
- [19] J. Hu, O. Alatise, J. A. O. González, R. Bonyadi, L. Ran, and P. A. Mawby, "The effect of electrothermal nonuniformities on parallel connected SiC power devices under unclamped and clamped inductive switching," *IEEE Trans. Power Electron.*, vol. 31, no. 6, pp. 4526–4535, Jun. 2016.
- [20] R. Green, A. J. Lelis, and D. B. Habersat, "Measurement issues affecting threshold-voltage instability characterization of SiC MOSFETs," *Mater. Sci. Forum*, vol. 858, pp. 461–464, 2016.
- [21] JEDEC, New JEDEC Committee to Set Standards for Wide Bandgap Power Semiconductors. Sep. 2017. [Online]. Available: https://www. jedec.org/news/pressreleases/new-jedec-committee-set-standards-widebandgap-power-semiconductors. Accessed on: May 18.
- [22] K. Lindberg-Poulsen, L. P. Petersen, Z. Ouyang, and M. A. E. Andersen, "Practical investigation of the gate bias effect on the reverse recovery behavior of the body diode in power MOSFETs," in *Proc. Int. Power Electron. Conf.*, 2014, pp. 2842–2849.
- [23] G. M. Dolny, S. Sapp, A. Elbanhaway, and C. F. Wheatley, "The influence of body effect and threshold voltage reduction on trench MOSFET body diode characteristics," in *Proc. 16th Int. Symp. Power Semicond. Devices ICs*, 2004, pp. 217–220.
- [24] J. Lutz, H. Schlangenotto, U. Scheuermann, and R. De Doncker, Semiconductor Power Devices. Physics, Characteristics, Reliability, 2nd ed. Berlin, Germany: Springer-Verlag, 2018.
- [25] B. J. Baliga, Fundamentals of Power Semiconductor Devices. New York, NY, USA: Springer, 2008.
- [26] A. Ortiz-Conde, F. J. García-Sánchez, J. Muci, A. Terán Barrios, J. J. Liou, and C.-S. Ho, "Revisiting MOSFET threshold voltage extraction methods," *Microelectron. Rel.*, vol. 53, no. 1, pp. 90–104, 2013.
- [27] W. Jouha, A. E. Oualkadi, P. Dherbécourt, E. Joubert, and M. Masmoudi, "A new extraction method of SiC power MOSFET threshold voltage using a physical approach," in *Proc. Int. Conf. Elect. Inf. Technol.*, 2017, pp. 1–6.
- [28] D. Barlini, M. Ciappa, M. Mermet-Guyennet, and W. Fichtner, "Measurement of the transient junction temperature in MOSFET devices under operating conditions," *Microelectron. Rel.*, vol. 47, nos. 9–11, pp. 1707– 1712, Sep. 2007.
- [29] G. Zeng, H. Cao, W. Chen, and J. Lutz, "Difference in device temperature determination using pn-junction forward voltage and gate threshold voltage," *IEEE Trans. Power Electron.*, to be published, doi: 10.1109/TPEL.2018.2842459.
- [30] C. Buttay et al., "State of the art of high temperature power electronics," Mater. Sci. Eng. B, vol. 176, no. 4, pp. 283–288, 2011.
- [31] S. Yang, D. Xiang, A. Bryant, P. Mawby, L. Ran, and P. Tavner, "Condition monitoring for device reliability in power electronic converters: A review," *IEEE Trans. Power Electron.*, vol. 25, no. 11, pp. 2734–2752, Nov. 2010.
- [32] Y. Avenas, L. Dupont, and Z. Khatir, "Temperature measurement of power semiconductor devices by thermo-sensitive electrical parameters; A review," *IEEE Trans. Power Electron.*, vol. 27, no. 6, pp. 3081–3092, Jun. 2012.
- [33] N. Baker, M. Liserre, L. Dupont, and Y. Avenas, "Junction temperature measurements via thermo-sensitive electrical parameters and their application to condition monitoring and active thermal control of power converters," in *Proc. 39th Annu. Conf. IEEE Ind. Electron. Soc*, 2013, pp. 942–948.
- [34] D. L. Blackburn and D. W. Berning, "Power MOSFET temperature measurements," in *Proc. IEEE Power Electron. Specialists Conf.*, 1982, pp. 400–407.
- [35] C. Herold, J. Sun, P. Seidel, L. Tinschert, and J. Lutz, "Power cycling methods for SiC MOSFETs," in *Proc. 29th Int. Symp. Power Semicond. Devices IC's*, 2017, pp. 367–370.

- [36] T. Funaki and S. Fukunaga, "Difficulties in characterizing transient thermal resistance of SiC MOSFETs," in *Proc. 22nd Int. Workshop Thermal Investigations ICs Syst.*, 2016, pp. 141–146.
- [37] F. Kato et al., "Effect of forward voltage change depending on gate voltage in body diode of SiC-MOSFET at thermal transient testing for analysing SiC power module package," in Proc. 23rd Int. Workshop Thermal Investigations ICs Syst., 2017, pp. 1–4.
- [38] T. Kestler and M. Bakran, "Junction temperature measurement of SiC MOSFETs: Straightforward as it seems?" in *Proc. PCIM Eur. Int. Exhib. Conf. Power Electron., Intell. Motion, Renewable Energy Energy Manage.*, 2018, pp. 1–6.
- [39] J. O. Gonzalez, O. Alatise, J. Hu, L. Ran, and P. A. Mawby, "An investigation of temperature-sensitive electrical parameters for SiC power MOSFETs," *IEEE Trans. Power Electron.*, vol. 32, no. 10, pp. 7954–7966, Oct. 2017.
- [40] J. Chen, L. Radic, and T. Henson, "Suppressing channel-conduction during dynamic avalanche to improve high density power MOSFET ruggedness and reverse recovery softness," in *Proc. 25th Int. Symp. Power Semicond. Devices IC's*, 2013, pp. 321–324.
- [41] V. Pala et al., "Physics of bipolar, unipolar and intermediate conduction modes in Silicon Carbide MOSFET body diodes," in Proc. 28th Int. Symp. Power Semicond. Devices ICs, 2016, pp. 227–230.
- [42] A. Huerner, T. Heckel, A. Endruschat, T. Erlbacher, A. J. Bauer, and L. Frey, "Analytical model for the influence of the gate-voltage on the forward conduction properties of the body-diode in SiC-MOSFETs," *Mater. Sci. Forum*, vol. 924, pp. 901–904, 2018.
- [43] A. Hensler, C. Herold, J. Lutz, and M. Thoben, "Thermal impedance monitoring during power cycling tests," in *Proc. PCIM Eur. Conf.*, Nuremberg, Germany, 2011.



**Jose Angel Ortiz González** (S'15–M'18) received the B. Eng. degree in electrical engineering from the University of Vigo, Vigo, Spain, in 2009, and the Ph.D. degree in power electronics from the University of Warwick, Coventry, U.K., in 2017.

From 2010 to 2012, he was a Support Technician with the Department of Electronics Technology, University of Vigo. Since 2013, he has been with the School of Engineering, University of Warwick, as a Researcher. He was appointed as a Senior Research Fellow in Power Electronics in January 2018. His

current research interests include electrothermal characterization of power devices, reliability and condition monitoring.



**Olayiwola Alatise** received the B.Eng. (Hons.) degree in electrical/electronic engineering and the Ph.D. degree in microelectronics and semiconductors from Newcastle University, Newcastle upon Tyne, U.K. His Ph.D. research at Newcastle focused on the mixed signal performance enhancements in strained Si/SiGe MOSFETs (metal oxide on semiconductor field effect transistors).

In 2004 and 2005, he briefly joined ATMEL North Tyneside where he worked on the process integration of the 130 nm CMOS technology node. In June 2008,

he joined the Innovation R&D Department of NXP semiconductors as a Development Engineer where he designed, processed, and qualified discrete power trench MOSFETs for automotive applications and switched mode power supplies. In November 2010, he joined the University of Warwick as a Science City Research Fellow to investigate advanced power semiconductor materials and devices for improved energy conversion efficiency. In October 2011, he was appointed as an Assistant Professor of Electrical Engineering, and in October 2014, he was appointed as an Associate Professor in Power Electronics. Since July 2017, he has been a Reader in Power Electronics. His research interests include investigating advanced power semiconductor materials and devices for improved energy conversion efficiency.