# A Simple and Accurate Method to Predict Offset Voltage in Dynamic Comparators

Jun He and Sanyi Zhan Department of Electrical and Computer Engineering Iowa State University Ames, IA 50011, USA sirenehe@iastate.edu and sanyi@iastate.edu

Abstract—In a dynamic comparator, it's always challenging to analytically predict the input offset voltage due to the existence of the internal positive feedback and transient process. In this paper, a simple method is presented to accurately estimate input offset voltages caused by process variations in dynamic comparators. The "Lewis-Gray" comparator implemented in TSMC0.25µm process is applied as an example to verify the effectiveness of the analytical method. Based on the SPICE level 1 model, the method shows good agreements with Monte Carlo transient simulation based on the sophisticated BSIM3v3 model. The analytical results allow the circuit designers to fully explore the tradeoffs in comparator design, such as offset voltage, area and speed. To illustrate the potential, the analytical method was used to re-size the "Lewis-Gray" structure to reduce its random offset while maintaining a constant total area. After the optimization, input offset voltage has been reduced by 41% compared with its original sizing.

#### I. INTRODUCTION

Comparators have a crucial influence on the overall performance in high-speed analog-to-digital converters (ADCs) [1]. The comparator's accuracy, which is often defined by its input offset voltage, is essential for high performance ADCs. Dynamic comparators are widely used in the high speed ADCs due to its low power consumption and fast speed. However, there is a lack of thorough and accurate analysis in the literature on how to evaluate the input offset voltages analytically. Although there exist various offset cancellation circuits and digital calibration techniques [2] [3], to apply such additional circuits to cancel offset voltages increases the power consumption, silicon area and lowers the overall speed. When the transistor feature size is scaled down, random offsets impact the yield of ADCs more severely [4]. Different from the offset caused by mismatch from the gradient effect, random offset cannot be relieved by any layout strategy [5]. In order to achieve an optimum dynamic comparator design, it is essential to have analytical methods to accurately predict offset voltages, especially random offset voltages.

When a traditional comparator is built by an operational amplifier, the calculation of offset voltage is straightforward since the operation regions of all transistors are well defined. Degang Chen and Randall Geiger Department of Electrical and Computer Engineering Iowa State University Ames, IA 50011, USA djchen@iastate.edu and rlgeiger@iastate.edu

The previous authors try to analyze the input offset voltage in a dynamic comparator the same way as in the traditional comparator [6][7][8]. However, the authors fail to clearly state how to accurately determine trans-conductance  $g_m$  and output conductance  $g_o$  of the transistors. As a matter of fact, in a dynamic comparator with an internal positive feedback, the previous method is not applicable since  $g_m$  and  $g_o$  of any transistor are time dependent and not well defined.

To overcome the difficulties in determining the operation regions and bias conditions of transistors in a dynamic comparator when the mismatch exists, we propose a balanced method to calculate the input offset voltage. In this method, a voltage equal to the input offset voltage is virtually applied to one of the inputs of the comparator to cancel the mismatch effects and make the comparator with mismatch to reach a balanced status. Under this balanced condition, the currents in the two branches are symmetric at any time. So the bias voltage and current for any transistor in the comparator are ready to be solved at any time point. The input referred offset voltage can thus be derived analytically.

In section II, the procedure to derive the input offset voltage is demonstrated by using the "Lewis-Gray" dynamic comparator as an example. In section III, our analytical results are compared with the more accurate but time consuming Monte Carlo transient simulations. A good agreement is reached. In section IV, the analytical results are applied to reduce random offset voltage by 41% in the "Lewis-Gary" comparator by re-sizing the transistors while maintaining a constant total area.

## II. RANDOM OFFSET VOLTAGE IN A DYNAMIC COMPARATOR

A fully differential dynamic comparator reaches a balanced state if no mismatch exists in the circuit. As shown in Fig. 1, balanced state means that currents  $I_1$  and  $I_2$  in both branches are identical at all the time during the transient process and  $V_{out+}=V_{out-}$ . The balanced state can be described by a space  $\Phi_b$  comprised of power supplies, external bias voltage  $V_{latch}$  and comparison threshold or reference voltages  $V_{ref+}$  and  $V_{ref-}$  and transistor node voltages, which is written as

$$\begin{split} \Phi_b &= \{V_{DD}, \, V_{latch}, \, V_{ref+}, \, V_{ref}, \, V_{s5} \text{ or } V_{s6}, \, V_{d5} \text{ or } V_{d6}, \, V_{out+} \text{ or } V_{out-}\}, \\ \text{in which the subscript s and d mean source and drain voltage of transistor, respectively. When some mismatch occurs, the circuit will lose its balance so <math>I_1 \neq I_2$$
. A voltage  $\Delta V_{in}$  can be applied to compensate the mismatch effect and make  $I_1$  equal to  $I_2$ . This compensation voltage  $\Delta V_{in}$  is the input offset voltage. The new balanced state  $\Phi_{bn}$  is the same as  $\Phi_b$  since under the new balanced condition, mismatch and  $\Delta V_{in}$  is a small disturbance that won't change the bias condition of the comparator.

In order to calculate  $\Delta V_{in}$ , node voltages at balanced state  $\Phi_b$  need to be found and then are treated as the desired state when  $\Delta V_{\text{in}}$  is applied to compensate mismatch. The chosen time point to calculate  $\Phi_b$  is not important since under balanced condition node voltages for both branches are always symmetrical all the time. In this paper, the time point when the control signal V<sub>latch</sub> reaches V<sub>DD</sub> is chosen. Therefore, the operation regions of all of the transistors are well defined. Transistors of M<sub>1</sub>-M<sub>4</sub> connecting to the input and reference voltages are in the triode region and act like voltage controlled resistors. M<sub>10</sub> and M<sub>11</sub> have equal drain and gate voltage, which makes them work at saturation region. M<sub>7</sub> and M<sub>8</sub> work as switches embedded in cross-coupled inverter pairs including  $M_5M_{10}$  and  $M_6M_{11}$ . They are turned on during comparison stage and working in the triode region because of its high gate voltage  $V_{g7,\,8} = V_{DD}$ . The drain voltage of  $M_5$  and  $M_6$  is pulled up closed to  $V_{out+}$  or  $V_{out-}$  and works in saturation because switches M<sub>7</sub> and M<sub>8</sub> are in the triode region. M<sub>9</sub> and  $M_{12}$  are both turned off because control signal  $V_{latch}$  is  $V_{DD}$ , which indicates that mismatch effects in  $M_9$  and  $M_{12}$  is negligible. If time point for  $\Phi_b$  is chosen when  $V_{latch}$  is half of the  $V_{DD}$ , the operation region of  $M_7$  and  $M_8$  becomes unclear. Thus their operation regions need to be assumed first, and then verified by solving each node voltages under the balanced condition. Iteration may be necessary to find the operation region of  $M_7$  and  $M_8$ . Once the operation regions for each transistor is known, combining with known power supply voltages, input voltages and process parameters, each node voltage in the dynamic comparator at balanced state can be readily solved.



Figure 1. "Lewis-Gray" structure

In this paper, mismatch in current factor  $\beta=\mu C_{ox}W/L$  and threshold voltage  $V_{th}$  are assumed to be the dominant offset factors caused by process variation. Since  $\beta$  is the product of  $\mu$ ,  $C_{ox}$  and W/L, the combined variation can be regarded as the only variation in mobility  $\mu$  for the convenience of calculation. First mismatch between  $M_5$  and  $M_6$  is considered and other pairs are assumed to be perfectly matched. At the input a compensation voltage  $\Delta V_{in} = V_{os}\_M5M_6$  will be required to make the comparator work at balanced condition  $\Phi_b$ . The offset voltage is calculated as

$$V_{os_{M5M6}} = \frac{(\mu_n + \mu_{5R})(W_5 / W_1)(V_{out+} - V_{s5} - V_{tn} - V_{t5R})^2}{2 \cdot \mu_n \cdot V_{s5}}$$
(1)  
$$-\frac{(\mu_n + \mu_{6R})(W_6 / W_1)(V_{out-} - V_{s6} - V_{tn} - V_{t6R})^2}{2 \cdot \mu_n \cdot V_{s6}}$$

where  $V_{out+}$ ,  $V_{out-}$ ,  $V_{s5}$ ,  $V_{s6}$  are solved node voltages at balanced state  $\Phi_b$ .  $\mu_n$  and  $V_{tn}$  are the nominal values of NMOS mobility and threshold voltage, respectively.  $\mu_{5R}$  and  $\mu_{6R}$  are the random mobility variations for  $M_5$  and  $M_6$ .  $V_{t5R}$  and  $V_{t6R}$ 

are the random variations for threshold voltages of  $M_5$  and  $M_6$ , respectively.

If variables  $\mu$  and threshold voltage V<sub>th</sub> are assumed to be two uncorrelated random variables with Gaussian distribution, input random offset voltage caused by mismatch between M<sub>5</sub> and M<sub>6</sub> can be derived from the variance of (1).

$$\sigma_{V_{os_{-}M5M6}}^{2} = \frac{(V_{out+} - V_{s5} - V_{m})^{2} \sigma_{V_{15R}}^{2} + (V_{out-} - V_{s6} - V_{m})^{2} \sigma_{V_{16R}}^{2} \cdot (W_{5}/W_{1})^{2}}{V_{s5}^{2}} + \frac{(V_{out+} - V_{s5} - V_{m})^{4} \sigma_{\mu 5R/\mu m}^{2} + (V_{out-} - V_{s6} - V_{m})^{4} \sigma_{\mu 6R/\mu m}^{2}}{4V_{s5}^{2}} \cdot (W_{6}/W_{1})^{2}}$$
(2)

Similarly, input random offset voltages caused by mismatch of the other pairs can also be found as follows:

$$\sigma_{V_{os_{-}M1M4}}^{2} = \sigma_{V_{t1R}}^{2} + \sigma_{V_{t4R}}^{2} + (V_{ref_{+}} - V_{in})^{2} \sigma_{\mu_{tR}/\mu_{n}}^{2} + (V_{ref_{-}} - V_{in})^{2} \sigma_{\mu_{tR}/\mu_{n}}^{2}$$
(3)

$$\sigma_{V_{\sigma_{\sigma}}M2M3}^{2} = \sigma_{V_{I2R}}^{2} + \sigma_{V_{I3R}}^{2} + (V_{ref} - V_{m})^{2} \sigma_{\mu_{2R}/\mu_{n}}^{2} + (V_{ref} - V_{m})^{2} \sigma_{\mu_{3R}/\mu_{n}}^{2}$$

$$\tag{4}$$

$$\begin{aligned} \sigma_{V_{os_{s}}M10M11}^{2} &= \frac{(V_{dd} - V_{out+} - V_{Ip})^{2}}{9 \cdot V_{s5}^{2}} \sigma_{V_{110R}}^{2} + \frac{(V_{dd} - V_{out+} - V_{Ip})^{2}}{9 \cdot V_{s6}^{2}} \sigma_{V_{11R}}^{2} \\ &+ \frac{(V_{dd} - V_{out+} - V_{Ip})^{4}}{9 \cdot 4V_{s5}^{2}} \sigma_{\mu_{10R}/\mu_{p}}^{2} + \frac{(V_{dd} - V_{out+} - V_{Ip})^{4}}{9 \cdot 4V_{s6}^{2}} \sigma_{\mu_{11R}/\mu_{p}}^{2} \\ \sigma_{Vos_{-M}7M8}^{2} &= (\frac{W_{7}}{W_{2}} \cdot \frac{V_{ds7}}{V_{s5}})^{2} \sigma_{V_{17R}}^{2} + (\frac{W_{8}}{W_{2}} \cdot \frac{V_{ds8}}{V_{s5}})^{2} \sigma_{V_{18R}}^{2} \\ &+ (\frac{W_{7}}{W_{2}} \cdot \frac{V_{ds7}}{V_{s5}})^{2} (V_{latch} - V_{d5} - V_{In} - \frac{V_{ds7}}{2})^{2} \sigma_{\mu_{7R}/\mu_{n}}^{2} \\ &+ (\frac{W_{8}}{W_{2}} \cdot \frac{V_{ds8}}{V_{s5}})^{2} (V_{latch} - V_{d6} - V_{In} - \frac{V_{ds8}}{2})^{2} \sigma_{\mu_{8R}/\mu_{n}}^{2} \end{aligned}$$
(6)

where  $\sigma_{ViR}^2$ ,  $\sigma_{\mu i R/\mu n}^2$  and  $\sigma_{\mu i R/\mu p}^2$  (i=1,2..11) characterizes random mismatch in threshold voltage and mobility in NMOS and PMOS transistors, which can be modeled as follows[4],

$$\sigma_{V_{tR}}^2 = \frac{A_{V_t}^2}{W \cdot L} + S_{V_{T0}}^2 D^2$$
(7)

$$\sigma_{\mu_R/\mu_n}^2 = \frac{A_{\mu}^2}{W \cdot L} + S_{\mu}^2 D^2$$
(8)

where W and L are the width and length of transistor pair. D is the distance on chip between the matching transistors, which will be neglected because of its minor contribution to the overall mismatch.

If the random mismatches in each pair are uncorrelated or nearly uncorrelated, the overall random offset voltage  $\sigma_{Vos}$  in the dynamic comparator can be described as follows:

$$\sigma_{Vos} = \sqrt{\sigma_{Vos_{-}M5M6}^2 + \sigma_{Vos_{-}M1M4}^2 + \sigma_{Vos_{-}M2M3}^2 + \sigma_{Vos_{-}M7M8}^2 + \sigma_{Vos_{-}M10M11}^2}$$
(9)

Random offset resulting from mismatch between  $M_9$  and  $M_{12}$  are neglected in the calculation, because they work as switch during the reset state to pull up differential output to  $V_{DD}$ , and then are turned off during the comparison stage.

From (2) to (6), it can be concluded that: 1) Random offset voltages caused by mismatch in transistors pairs of  $M_1$  and  $M_4$ ,  $M_2$  and  $M_3$  can be reduced by increasing the size of those transistors, because  $\sigma_{VIR}^2$  and  $\sigma_{\mu R/\mu N}^2$  are inversely proportional to the product of W and L; 2) Random offset voltages caused by mismatch in transistors pairs of  $M_5$  and  $M_6$ ,  $M_7$  and  $M_8$  can not be guaranteed to be reduced when the size of the transistors are increased since the widths also appear in the numerator of the (2) and (6). A particular aspect ratio W/L can be found to make an optimum tradeoff between random offset voltage and transistor size denoted by the product of W and L.

### III. AN NUMERICAL EXAMPLE AND MONTE CARLO SIMULATION

The "Lewis-Gray" comparator is implemented in a TSMC 0.25  $\mu$ m process. The key values are listed in Table I. The channel length L=0.45  $\mu$ m is chosen for all the transistors for matching purpose. First, all node voltages are solved when no mismatch is presented to determine ideal state  $\Phi_b$  at balanced condition. In this example, it can be calculated that:  $V_{out+}=V_{out-}=0.601$ V,  $V_{d5}=V_{d6}=0.585$ V,  $V_{s5}=V_{s6}=0.0089$ V. Then the calculated node voltages are applied to equation (2)-(6) to find numerical value for random offset caused by mismatch due to process variation in each pair.  $A_{vt}$  and  $A_{\mu}$  in  $\sigma_{VtR}$  and  $\sigma_{\mu R/\mu n}$  are processes are listed as a reference in Table II [4].

Monte Carlo transient simulation is performed by using BSIM3v3 model. In this model, the mobility  $\mu_n$  and threshold voltage V<sub>th</sub> are defined as Gaussian distributed variables with a standard deviation modeled by equation (7) and (8). One hundred iterations are done for each pair while assuming no mismatch exists in other pair to find out  $\sigma_{Vos\_M1M4}$ ,  $\sigma_{Vos\_M2M3}$ ,  $\sigma_{Vos\_M5M6}$ ,  $\sigma_{Vos\_M7M8}$ ,  $\sigma_{Vos\_M10M11}$  and  $\sigma_{Vos\_M9M10}$ . In Fig.2, the random offset voltage calculated by the analytical method from section II shows a good agreement with the Monte Carlo simulation results.

### IV. ONE APPLICATION OF THE RANDOM OFFSET ANALYTICAL MODEL

Without any offset cancellation technique, a dynamic comparator will not easily achieve input offset voltage less than several tens of milli-volts. Mismatch caused by random variations cannot be relieved from any layout strategy. Without increasing the total area of the comparator, the analytical model in (2)-(6) can be utilized to effectively reduce the random offset voltage by proper sizing.

The following procedures are applied to find the proper sizes to achieve small random offset voltage given a fixed total area.

1) Based on the analytical results in (2)-(6), the input random offset voltage due to each transistor pair can be calculated. Then all the transistor pairs are divided into several

TABLE I. KEY VALUES FOR THE DYNAMIC COMPARATOR

| Process             | TSMC 0.25µm                        |  |  |
|---------------------|------------------------------------|--|--|
| Power supply        | Vdd=1.5V, Vss=0V                   |  |  |
| Transistor sizing   | (W/L)1,2,3,4=(1.5u/0.45u)x4        |  |  |
|                     | (W/L)5,6,7,8=(3.5u/0.45u)x4        |  |  |
|                     | (W/L)10,11=(1.5u/0.45u)x4          |  |  |
| Vref                | Vref+=1.6V, Vref-=1.2V             |  |  |
| Clock signal Vlatch | High=1.5V;Low=0V                   |  |  |
|                     | Rise and fall time = 10ps          |  |  |
|                     | Pulse width=20ns;Period=100n       |  |  |
| Switch (PMOS)       | Switch (PMOS) (W/L)9,12=1.5u/0.45u |  |  |

TABLE II. MISMATCH PARAMETER FOR SEVERAL CMOS TECHNOLOGIES

| Technology | Туре | A <sub>vt</sub> (mV·μm) | A <sub>β</sub> (%·μm) |
|------------|------|-------------------------|-----------------------|
| 2.5 μm     | NMOS | 30                      | 2.3                   |
|            | PMOS | 35                      | 3.2                   |
| 1.2 μm     | NMOS | 21                      | 1.8                   |
|            | PMOS | 25                      | 4.2                   |
| 0.7 µm     | NMOS | 13                      | 1.9                   |
|            | PMOS | 22                      | 2.8                   |
| 0.5 µm     | NMOS | 11                      | 1.8                   |
|            | PMOS | 13                      | 2.3                   |
| 0.35 µm    | NMOS | 9                       | 1.9                   |
|            | PMOS | 9                       | 2.25                  |
| 0.25 μm    | NMOS | 6                       | 1.85                  |
|            | PMOS | 6                       | 1.85                  |



Figure 2. Comparison of input random offset voltage between analytical results and Monte Carlo simulation for each pair

groups following the rule that in each group there contains both a critical matching pair and uncritical pairs. All of the groups have the same silicon area.

2) Consider the mismatch in one group and assume there is no mismatch in the other groups. Based on the conclusion from section II, a minimum random offset voltage can be found by properly adjusting the size of the transistor pairs depending on their contributions to the offset voltages. Apply the same procedure to the remaining groups to achieve minimum random offset in each group.

Based on the calculated offset voltage from each transistor pair, six pairs in the dynamic comparator in Fig.1 are divided into two groups. Group 1 is composed of bottom four uncritical matching transistor pairs  $M_1$ - $M_4$  and critical matching transistor pairs  $M_7M_8$ . Group 2 includes the four uncritical matching PMOS transistors  $M_9$ - $M_{12}$  and critical matching NMOS pairs  $M_5M_6$ .

First the lengths of all the transistors are fixed as 0.45µm for layout matching purpose in TSMC0.25µm process. First group 1 is optimized. The area margin is moved from M<sub>1</sub>-M<sub>4</sub> to M<sub>7</sub>M<sub>8</sub> by increasing width of M<sub>7</sub>M<sub>8</sub> at a step size 0.5µm while the total area in the group is maintained as a constant. The simulated random offset voltage versus  $\Delta W$  in M<sub>7</sub>M<sub>8</sub> is shown in Fig. 3. It is shown that when  $\Delta W_{-}M_7M_8$  is equal to 2µm, which means the widths of M<sub>7</sub>M<sub>8</sub> are equal to 5.5µm and widths of M<sub>1</sub>-M<sub>4</sub> are 0.5µm. The random offset voltage reaches the minimum value 78.3mV. The similar area allocation procedure is applied to group 2. The simulated random offset versus  $\Delta W$  of M<sub>5</sub>M<sub>6</sub> is shown in Fig. 4. Finally, the aspect ratios (W/L)<sub>1,2,3,4</sub>=0.5/0.45, (W/L)<sub>7,8</sub>=5.5/0.45, (W/L)<sub>5,6</sub>=2.5/0.45, (W/L)<sub>9,10,11,12</sub>=2/0.45 are determined.



Figure 3. Random offset vs.  $\Delta W$  of matching critical pair  $M_7M_8$ 



Figure 4. Random offset vs.  $\Delta W$  of matching critical pair  $M_5M_6$ 

After this optimization, Monte Carlo simulation is applied with mismatch presented in all the pairs, and the overall random offset voltage is 150 mV, which is reduced by 41% compared with 254 mV in the original sizing.

### V. CONCLUSION

A simple and accurate way called the balanced method to predict random offset in dynamic comparators using internal positive feedback has been presented. The method solves the problem that the operation regions and bias conditions of transistors in dynamic comparators with fast transient process are difficult to be accurately determined. Analytical expressions for random offset voltage caused by mismatch in each pair in "Lewis-Gray" structure are derived as an example. The analytical results have very good agreement with Monte Carlo transient simulations. One application of the method to optimize the comparator design between offset and area is listed to demonstrate its effectiveness.

#### REFERENCES

- B.Razavi and B.A.Wooley, "Design Techniques for High-Speed High-Resolution Comparators," IEEE J. Solid-State Circuits, vol. SC-27, pp. 1916-1926, Dec 1992.
- [2] D. Fu, K. C. Dyer, S. H. Lewis, and P. J. Hurst, "A digital background calibration technique for time-interleaved analog-to-digital converters," IEEE J. Solid-State Circuits, vol. 33, pp. 1904-1911, Dec. 1998.
- [3] J. Doernberg, P. R. Gray, D. A. Hodges, "A 10-Bit 5-Msample/s CMOS Two-Step Flash ADC," IEEE J. Solid-State Circuits, vol. SC-24, pp. 241-249.
- [4] K. Uyttenhove and M. S. J. Steyaert, "Speed-Power Accuracy Tradeoff in High-Speed CMOS ADCs," IEEE Trans. Circuits Syst. II, vol. 49, pp. 280-287, 2002
- [5] Y. Lin, and R. Geiger, "Yield enhancement with optimal area allocation for ratio critical analog circuits," IEEE Trans. Circuits Syst, vol.53, No.3, March 2006
- [6] L. Sumanen, M.Waltari and K.Halonen, "A mismatch insensitive CMOS dynamic comparator for pipeline A/D converters," in Proc. IECES'00, pp. I-32-35, Dec. 2000.
- [7] L. Sumanen, M.Waltari, V.Hakkarainen and K.Halonen, "CMOS dynamic comparators for pipeline A/D converters," in Proc. ISCAS 2002, pp.V-157-V160, May 2002.
- [8] G.A. Al-Rawi, "A New Offset Measurement And Cancellation Technique For Dynamic Latches." Proceedings of the 2002 IEEE International Symposium on Circuits and Systems, vol. V of V, pp. 149-152, May 2002.