# A VLSI Recurrent Network of Integrate-and-Fire Neurons Connected by Plastic Synapses With Long-Term Memory

Elisabetta Chicca, Davide Badoni, Vittorio Dante, Massimo D'Andreagiovanni, Gaetano Salina, Luciana Carota, Stefano Fusi, and Paolo Del Giudice

Abstract-Electronic neuromorphic devices with on-chip, on-line learning should be able to modify quickly the synaptic couplings to acquire information about new patterns to be stored (synaptic plasticity) and, at the same time, preserve this information on very long time scales (synaptic stability). Here, we illustrate the electronic implementation of a simple solution to this stability-plasticity problem, recently proposed and studied in various contexts. It is based on the observation that reducing the analog depth of the synapses to the extreme (bistable synapses) does not necessarily disrupt the performance of the device as an associative memory, provided that 1) the number of neurons is large enough; 2) the transitions between stable synaptic states are stochastic; and 3) learning is slow. The drastic reduction of the analog depth of the synaptic variable also makes this solution appealing from the point of view of electronic implementation and offers a simple methodological alternative to the technological solution based on floating gates. We describe the full custom analog very large-scale integration (VLSI) realization of a small network of integrate-and-fire neurons connected by bistable deterministic plastic synapses which can implement the idea of stochastic learning. In the absence of stimuli, the memory is preserved indefinitely. During the stimulation the synapse undergoes quick temporary changes through the activities of the pre- and postsynaptic neurons; those changes stochastically result in a long-term modification of the synaptic efficacy. The intentionally disordered pattern of connectivity allows the system to generate a randomness suited to drive the stochastic selection mechanism. We check by a suitable stimulation protocol that the stochastic synaptic plasticity produces the expected pattern of potentiation and depression in the electronic network. The proposed implementation requires only  $69 \times 83 \ \mu m^2$  for the neuron and  $68 \times 47 \ \mu m^2$  for the synapse (using a 0.6  $\mu m$ , three metals, CMOS technology) and, hence, it is particularly suitable for the integration of a large number of plastic synapses on a single chip.

*Index Terms*—Integrate-and-fire neurons, learning systems, neuromorphic aVLSI, synaptic plasticity.

Manuscript received September 15, 2002. This paper has been supported by the EU under Project ALAVLSI and by the Italian National Institute for Nuclear Research (INFN) under Project NALS and Project MUNES.

E. Chicca is with the Institute of Neuroinformatics, UNI/ETH Zurich, 8057 Zurich, Switzerland.

D. Badoni and G. Salina are with the INFN Roma 2, 00133 Rome, Italy.

V. Dante, M. D'Andreagiovanni, and P. Del Giudice are with the Physics Laboratory, Italian National Institute of Health and INFN Sanità, 00161 Rome, Italy.

L. Carota is with the Physics Department, University of L'Aquila, 67100 L'Aquila, Italy.

S. Fusi is with the Institute of Physiology, University of 3012 Bern, Switzerland.

P. Del Giudice is with the Physics Laboratory, Istituto Superiore di Sanità, 00161 Rome, Italy (e-mail: paolo.delgiudice@iss.infn.it).

Digital Object Identifier 10.1109/TNN.2003.816367

# I. INTRODUCTION

**O** NE of the main obstacles that hindered the development of neuromorphic analog systems is the lack of a reliable, robust, and simple implementation of a *learning* mechanism, with the associated need of a suitable synaptic device. Difficulties range from the choice of the synaptic (and learning) model, both as to the biological and the computational appeal, to the design of the electronic device implementing the synapse and its learning dynamics. In particular, the synapse has to cope with the need of *long-term* storage, coupled to a *quick* ability to modify its state depending on instantaneous changes in the environment, to effect the learning mechanism.

The combination of digital memories and digital-to-analog converters is not really an option for the integration of large scale neuromorphic networks. Hence, in the past, and still now, one of the favorite solutions for the problem of long-term storage relies on floating gates (see, e.g., [4], [5] and references therein).

Recently proposed models of synaptic dynamics [1] suggest a possible and effective alternative to the solution offered by floating gates. A network of neurons can perform well as an associative memory even if the analog depth of the synapses is reduced to the extreme (two stable states on long time scales). Scenarios with binary or multistable synapses explored in the past (see, e.g., [6]) usually comprised a first stage in which the structure of the patterns is stored in analog synapses. Only in the end, after all the patterns to be stored have been presented to the network, the analog synapses, are clipped to one of the discrete stable states. In case of online learning in realistic conditions, this approach is not possible: With binary or multistable synapses the new patterns overwrite the information about the old ones and the forgetting process is too fast to permit any classification [7], [8]. The solution is to change only a small fraction of synapses when patterns are presented to be learned. The price to be paid is that the patterns should be presented more than one time and learning is slow. A possible unbiased, local mechanism which would select a given fraction of synapses is stochastic learning: At parity of pre- and postsynaptic activities, each synapse makes a transition with some probability. This mechanism guarantees that in average the same fraction of synapses changes upon presentation of a given stimulus. Provided that the transition probabilities are small enough, this stochastic selection allows to recover optimal performances in terms of storage capacity [7].

This approach moves the problem to the generation of the appropriate stochastic process which would provide the needed random selection. Generating rare events in a material device like an electronic synapse is a difficult problem and usually requires either bulky devices, like big capacitors, or fine-tuning of the currents which control the dynamics. Moreover, the analog noise generated by analog devices is rather sensitive to temperature and humidity. The solution proposed in [1] exploits the irregularity of the neuronal activity, which in turn emerges as a collective property of the network interactions when the pattern of connectivity is intentionally disordered [2], [3]. In particular, the synapse discussed in this paper is designed to encode the mean firing rates of the pre- and postsynaptic neurons. In this specific case, the interspike variability can be exploited to have stochastic transition between stable states at parity of mean firing rates.

The above scenario for the synaptic dynamics relies on *spike-driven* modifications, which bring us to the adopted neuron model: the integrate-and-fire neuron. This leaves out easier, but poorer, solutions, based on an effective representation of the spiking neural activity (as in the case of neurons implemented through their *transfer function*). Thus, when online, dynamic learning is the goal, spiking neurons are not only an option for biological plausibility but are a computational need.

# **II. HARDWARE IMPLEMENTATION**

We present a very large-scale integration (VLSI) recurrent network implemented on a  $3.16 \times 3.16$  mm<sup>2</sup> standard 0.6  $\mu$ m three-metals CMOS technology chip (see Fig.1). It contains 21 integrate-and-fire neurons (14 excitatory and seven inhibitory) randomly interconnected by 129 synapses (connectivity 30%). The 56 synapses between excitatory neurons are plastic; all the others are fixed. The plastic synapses are designed to implement a covariance based learning rule: When the mean spike frequencies of the pre- and postsynaptic neurons are high, the synapse is potentiated with some probability. In case of a mismatched pair of activity (the presynaptic neuron fires at high rate, while the postsynaptic neuron is silent) the synapse is depressed with another probability. No transitions occur for low presynaptic activity. Although the synapse has been designed to read and encode mean spike frequencies, the synaptic dynamics is also sensitive to higher order statistics and to the correlations of the pre- and postsynaptic spike trains. The synaptic state, which can be potentiated or depressed, determines the excitatory postsynaptic current (EPSC), generated by the synaptic circuit when a presynaptic spike is emitted.

The nonplastic synapses simply implements the post-synaptic current injection (excitatory and inhibitory). The disorder intentionally introduced in the pattern of connectivity plays an important role in making the network activity irregular (see Section III).

## A. Neuron

The main building blocks of the network are simple integrate-and-fire electronic neurons with constant leak, functionally equivalent to those described in [9]. These neurons integrate



Fig. 1. Layout of the chip. It is a  $3.16 \times 3.16 \text{ mm}^2$  chip implemented using standard 0.6  $\mu$  m three-metal CMOS technology.

linearly the total afferent current and when a threshold is crossed they emit a spike. The subthreshold dynamics can be described by the equation governing the voltage across a capacitor (which represents the membrane potential of the cell)

$$V_{\text{soma}}(t) = V_{\text{soma}}(0) - \frac{1}{C}I_{\beta}(t)t + \frac{1}{C}\int_{t_0}^t I(t')dt' \quad (1)$$

where I(t) is the sum of the excitatory external current and all excitatory and inhibitory presynaptic currents,  $I_{\beta}$  is the leak current, and C is the soma capacitance. As  $V_{\text{soma}}$  crosses the threshold  $\theta$ , a spike is emitted and the membrane potential is reset to  $V_{\text{reset}}$ . Equation (1) must be complemented by the condition that  $V_{\text{soma}}$  cannot go below a minimal value  $V_{\text{rest}}$  which represents also the resting potential of the neuron. This rigid barrier turned out to be essential to achieve a qualitatively similar behavior to the one of the integrate-and-fire neuron with a leakage proportional to the membrane potential [10].

A schematic diagram of the circuit implementing the neuronal dynamics is shown in Fig. 2. Transistors M1–M4 and capacitors C1–C2 implement the dynamics described by (1). The circuit can be divided in four functional blocks.

- 1) Input Block. The total dendritic input current  $I(t) = I_{\text{exc}} I_{\text{inh}}$  is injected into the soma capacitance C = C1 + C2 through transistors M1 and M2, which act as digital switches. They are required to interrupt the current flow when the neuron is emitting a spike and to guarantee that the spike duration is not dependent on the input current.
- 2) Leak Block. The leak current  $I_{\beta}$  is set by the bias voltage  $V_{\beta}$  (transistor M3) and it is turned off during the emission of a spike (M4 acts as a digital switch) such that the duration of the spike acts effectively as an absolute refractory period.
- Action Potential Block. Transistors M5–M6, capacitors C1–C2 and inverters N1–N2 implement the spike emission mechanism. The input current is integrated by the parallel of the two capacitors C1 and C2. As



Fig. 2. Schematic diagram of the integrate-and-fire neuron. The four functional blocks (input, state, leak, and action potential) implement an integrate-and-fire neuron which integrates linearly the input, has a constant leakage, and emits a spike when  $V_{soma}$  crosses a threshold. See the text for a detailed description.



Fig. 3. Neuronal dynamics. The neuron integrates linearly a constant current. As soon as  $V_{soma}$  (bottom trace) crosses the threshold  $\theta$  for emitting a spike, the action potential is initiated, and an impulse (top trace) is generated by the spike emission block. A positive feedback loop drives  $V_{soma}$  to  $\theta + V_{dd}C_2/(C_1 + C_2)$  from which  $V_{soma}$  decays linearly, down to  $\theta$ . As  $V_{soma}$  crosses  $\theta$  from above, the output voltage  $V_{spk}$  goes back to the ground level (spike inactivation), and the membrane potential decreases by a fixed amount.

 $V_{\text{soma}}$  crosses from below the switching voltage V1of the inverter N1, the output voltage  $V_{\text{spk}}$  rises from ground to the positive power supply rail  $V_{dd}$  (spike activation). A positive feedback loop, implemented by the capacitive divider C1-C2, increases  $V_{\text{soma}}$  by  $V_{dd}C2/(C1+C2)$ [9]. As long as  $V_{\text{spk}}$  is equal to  $V_{dd}$ , the digital switch M6 is closed, and the current set by the bias voltage  $V_{pw}$  can discharge the two capacitors causing the membrane potential to decay linearly. As  $V_{\text{soma}}$  crosses again (this time from above), the switching voltage V1 of the inverter N1, the output voltage  $V_{\text{spk}}$ goes back to the ground level (spike inactivation), and the membrane potential decreases by  $V_{dd}C2/(C1+C2)$ because of the action of the positive feedback loop. The integration of the input current can then start again.

 State Block. Upon the presentation of a presynaptic spike the plastic synapses tend to be potentiated/depressed if the postsynaptic membrane potential is above/below a certain threshold  $(V_{ref})$ . A digital signal  $(V_{st\_n})$  is generated to encode the state of the neuron  $(V_{soma}$  below or above  $V_{ref})$ . This function is implemented with comparator *CP*1 and inverter *N*3.

The spike duration  $(\tau_0)$  can be modified by changing the current  $I_{pw}$ , and the interval between two consecutive spikes  $(\Delta T)$  depends on the input currents  $(I_{\text{exc}} \text{ and } I_{\text{inh}})$  and on the leak current  $(I_{\beta})$ . This characteristic times, and then the spike rate, can be easily calculated in the simple case of constant and positive  $I_{\text{exc}} - I_{\text{inh}} - I_{\beta}$ .  $\Delta T$  is the time needed to the membrane potential to reach the switching voltage of inverter  $N1 (V_{dd}/2)$  starting from the reset potential  $(V_{dd}/2 - V ddC2/(C1 + C2))$ 

$$\Delta T = V_{dd} \frac{C2}{I_{\text{exc}} - I_{\text{inh}} - I_{\beta}}.$$
 (2)

The spike duration is given by

$$\tau_0 = V_{dd} \frac{C2}{I_{pw}}.$$
(3)

In this case,  $V_{\text{soma}}$  is a periodic signal with period

$$T = \Delta T + \tau_0 = V_{dd}C^2 \left(\frac{1}{I_{\text{exc}} - I_{\text{inh}} - I_\beta} + \frac{1}{I_{pw}}\right) \quad (4)$$

where C1 = 377 fF, C2 = 375 fF, Vdd = 3.3 V. An acquisition of the dynamic of the neurons in this simple case is shown in Fig. 3. A small hysteresis (about 50 mV) in the switching voltage of the inverter N1 affects the spike activation and inactivation thresholds. This hysteresis is due to two sources of nonideality of the inverter: the differences between PMOS and NMOS transistor parameters, and the presence of parasitic capacitances. The order of magnitude of the measured hysteresis is compatible with Spectre simulation results for the neural circuit including the parasitic capacitances extracted from the layout.

During the design of the layout, particular attention was given to prevent possible problems due to the coexistence, on the chip, of fast varying signals (like  $V_{\rm spk}$ ) and slow analog signals (like  $V_{\rm soma}$ ). Parasitic capacitances between those signals can cause cross-talk, inducing undesired changes in the analog signal when the fast varying signal changes. To minimize the parasitic capacitances, and then prevent to the cross-talk, a layer of metal, connected to the positive power supply rail or to ground, was inserted (wherever possible) between the crossing of two wires (on different layers) connected to different nodes of the circuit.

The layout of the neuron circuit covers an area of about  $69 \times 83 \ \mu m^2$  (see[8] for more details).

## B. Plastic Synapse

The excitatory neurons are connected by plastic synapses. Their dynamics is described in terms of a single internal variable ( $V_{\rm syn}$ ), which represents the voltage across a capacitor. The synaptic efficacy depends on this internal state variable as explained below. Although  $V_{\rm syn}$  is inherently analog, the synapse is designed in such a way that only the maximum and the minimum allowable values of  $V_{\rm syn}$  are stable on long time scales, in the absence of presynaptic neuronal activity. Indeed, when  $V_{\mathrm{syn}}$ is above some threshold  $V_{\rm thr}$ , a positive current drives  $V_{\rm syn}$  to the upper bound  $(V_{dd})$ ; otherwise, the synaptic capacitor is discharged at a regular pace until  $V_{\rm syn}$  hits the lower bound (0 V). These two values are then preserved indefinitely and survive also in the presence of small fluctuations which do not bring  $V_{\rm syn}$  across the threshold  $V_{\rm thr}$ . This bistability preserves the memory of one of the two states on long time scales and, hence, we will refer to the two currents described above as to the refresh currents. Upon the arrival of a presynaptic spike, the internal state of the synapse is modified to acquire information about the neuronal activity and, hence, about the stimulus. If the postsynaptic depolarization is above some threshold  $V_{ref}$  (see description of the State Block in Section II-A), the internal state  $V_{\rm svn}$  is pushed upwards; otherwise, it is pushed downwards. If these temporary changes accumulate and bring  $V_{\rm syn}$  across the threshold  $V_{\rm thr}$ , the synapse is then attracted toward a different stable state, and a transition occurs. As a consequence the role



Fig. 4. Schematic diagram of the plastic synapse. The internal state of the synapse is determined by the voltage across capacitor  $C_s$ . The state generator block and the refresh block ensure the preservation of memory on long time scales. The Hebbian block contains all the information about the learning prescription. See the text for more details.



Fig. 5. (a) Schematic diagram of the EPSC block of the plastic synapse.  $V_{st_s}$  is a digital voltage representing the synaptic state (potentiated or depressed). An EPSC is generated only upon arrival of a presynaptic spike. The output current is  $I_{exc} = I_J$  when the synapse is depressed state and  $I_{exc} = I_J + I_{\Delta J}$  when it is potentiated. Both  $I_J$  and  $I_{\Delta J}$  are set externally. (b) Nonplastic excitatory synapse circuit. When a presynaptic spike occurs, the current  $I_{IE}$  (externally set) is injected in the postsynaptic capacitance. (c) Nonplastic excitatory synapse circuit. An IPSC of intensity  $I_{xI}$  ( $x \in \{E, I\}$ , both currents are externally set) is generated upon arrival of a presynaptic spike.

of the synaptic threshold is at least twofold: On one hand it separates two bands of synaptic values which are the basins of attraction for two stable memory values; on the other hand, it provides a simple and automatic mechanism to select only a fraction of synapses which would undergo a permanent change during the presentation of a stimulus. If the neuronal activity is irregular, then this selection mechanism is stochastic and implements the mechanism needed to recover the optimal performances of the networks as an associative memory (see also Section V). The specific form of the temporary changes induced by the neuronal activity has been designed to encode the mean spike rates of the pre- and postsynaptic neurons. The presynaptic activity acts as a trigger (no transition can occur in case of low presynaptic spike frequency) and, then, the direction of the change is determined by the depolarization of the postsynaptic neuron. The latter provides a simple and instantaneous way to read indirectly the postsynaptic mean firing rate (see [1]).

The circuit implementing the described dynamics can be divided into five functional blocks [see Figs. 4 and 5(a)].



Fig. 6. Synaptic dynamics is illustrated by showing the oscilloscope acquisition of the following signals (from top to bottom). Digital synaptic state  $(V_{st-s})$ , analog synaptic variable  $(V_{syn})$ , presynaptic input spike  $(V_{spk})$ , postsynaptic membrane potential. The presynaptic and postsynaptic neurons are injected a constant current which brings them at the spike threshold at a regular pace (high frequency for the presynaptic neuron and low frequency for the postsynaptic one). The synapse state starts from the lowest bound (potentiated state) and is then pushed up by a succession of presynaptic spikes which find the membrane potential of the postsynaptic neuron below  $V_{ref}$ . As soon as  $V_{syn}$  crosses the synaptic threshold  $V_{thr}$ , the synapse is attracted toward the depressed state ( $V_{st-s} = V_{dd}$ ). A series of upward jumps induced by presynaptic spikes which occur in coincidence with high post-synaptic depolarization brings  $V_{syn}$  above the threshold again. Note that the topmost trace, which represents the digital synaptic state, and hence, the real synaptic efficacy, is either zero or  $V_{dd}$ , depending on whether  $V_{syn}$  is above or below the synaptic threshold  $V_{thr}$ .

- 1) *Memory element*. The analog variable of the synapse  $V_{syn}$  is stored using a capacitor ( $C_S = 327$  fF).
- 2) State generator block. A digital signal  $(V_{st\_s})$ , representing the state of the synapse (potentiated or depressed), is generated by the comparator CP1.  $V_{st\_s}$  is the input signal for the refresh block discussed in 3) and the excitatory postsynaptic current (EPSC) block discussed in 5). If the voltage representing the internal variable of the synapse is greater/less than the threshold voltage  $V_{thr}$ , the digital signal  $V_{st\_s}$  is low/high, and the synapse is potentiated/depressed. In fact, in the EPSC block,  $V_{st\_s}$  determines the intensity of the current injected in the postsynaptic neuron upon presentation of a presynaptic spike and, hence, it determines the synaptic efficacy.
- 3) Refresh block. When the presynaptic neuron is inactive the synapse has to maintain the state generated by the previous stimulations. The transistors M7-M9implement this function. When the synapse is depressed  $(V_{st\_s} = V_{dd})$  its state is maintained by means of the current  $I_{refr\_n}$ . When the synapse is potentiated  $(V_{st\_s} = 0 \text{ V})$ , the current injected into the synaptic capacitor is given by the difference  $I_{refr\_p} - I_{refr\_n}$ , which has to be positive to maintain the potentiated state. We have to set  $I_{refr\_p} = 2I_{refr\_n}$  to have an equal amount of positive and negative refresh currents.
- Hebbian block. Transistors M1–M6 and inverter N1 implement the Hebbian block. Transistors M1 and M6 act

as digital switches and the current can flow only when a presynaptic spike is active. The sign of the current is determined by the postsynaptic digital signal  $V_{st\_n}$  through the switches M3 and M4. If  $V_{st\_n}$  is low (the membrane potential of the postsynaptic neuron is greater than  $V_{ref}$ ), the current  $I_{biasp}$  charges the synaptic capacitor and it tends to potential of the postsynaptic neuron is less than  $V_{ref}$ ), the current  $I_{biasp}$  discharges the synaptic neuron is less than  $V_{ref}$ ), the current  $I_{biasn}$  discharges the synaptic capacitor and it tends to depress the synaptic neuron is less than  $V_{ref}$ ), the current  $I_{biasn}$  discharges the synaptic capacitor and tends to depress the synapse.

5) EPSC block. The schematic diagram of the EPSC is shown in Fig. 5(a). The synaptic current is injected into the postsynaptic soma capacitor only upon the occurrence of a presynaptic spike (transistor *M*1 acts as digital switch). If  $V_{st\_s}$  is high, the digital switch implemented by transistor *M*3 is open, and the EPSC  $I_{EE}$  is given by  $I_{J\_} = I_J$  (depressed synapse). The current  $I_J$  is set by the bias voltage  $V_J$ . If  $V_{st\_s}$  is low, transistor *M*3 is closed, and the EPSC  $I_{EE}$  is equal to  $I_{J+} = I_J + I_{\Delta J}$ (synapse potentiated). The current  $I_{\Delta J}$  is set by the bias voltage  $V_{\Delta J}$ . The total excitatory afferent current to the neuron ( $I_{exc}$ ) is the sum of all the  $I_{EE}$  contributions, plus possible external currents.

The layout of the synaptic circuit covers an area of about  $68 \times 47 \ \mu m^2$ .

Fig. 6 shows a time record example of the synaptic internal state variable (trace 2) and the synaptic state (trace 1) of an ex-



Fig. 7. Neurons transfer function: The mean frequency as a function of the mean  $\mu$  and the variance  $\sigma^2$  of the input current. Each curve represents the predicted firing rate as a function of  $\mu$  of the current for a specific  $\sigma^2$ . The corresponding measured spike frequencies are indicated by various symbols (diamonds, circles, stars, and crosses).

citatory synapse, with the associated time course of the presynaptic spike train (trace 3) and postsynaptic membrane potential (trace 4).

#### C. Nonplastic Synapse

The nonplastic synapse is implemented with a circuit that injects a fix amount of charge in the postsynaptic membrane capacitance upon presentation of a presynaptic spike. It is a simple EPSC or inhibitory PSC (IPSC) block with only one possible value for the output current. The schematic diagrams of the excitatory and inhibitory nonplastic synapse are shown in Fig. 5(b)–(c), where  $I_{IE}$  is the EPSC set by the bias voltage  $V_{J_{IE}}$  and  $I_{xI}$  ( $x \in \{E, I\}$ ) are the IPSC set by the bias voltage  $V_{J_{xI}}$ 

## D. Test Setup

Extensively testing the electronic neurons and synapses is an important complement to exploring the dynamic collective behavior of the implemented recurrent neural network (such results are reported in [2] and [11]). A programmable setup has been designed and built. This setup, besides allowing basic chip parameters setting, enables reliable injection of currents with the desired statistical properties in the neurons on the chip and real-time acquisition of the spikes emitted by the neurons.

The analog VLSI network is hosted by a reconfigurable microcontrolled I–O board that provides the control parameters, the static network parameters, and the input external current via 12 bit multifunction DAC modules. Output spikes are gathered by another micro-controlled device (the acquisition board) endowed with 64 Kspikes total memory on board; for example, a 50-Hz rate implies about 60 s of available time span for recording the neuron's activity. Each spike is encoded as the label of the emitting neuron and the attached time label. A workstation handles the communication with the I–O board. A high-level user interface has been developed for parameters setting, spikes recording, and data visualization and analysis. To characterize the input–output properties of the single neuron receiving noisy afferent currents, we needed a controlled source of external noise to inject into the neuron. For this purpose, a suitable off-chip generator of pseudorandom current signals was designed and built. The noise generator is based on a classical scheme exploiting the properties of feedback shift registers [12], [13]. The output digital waveforms are usually filtered (e.g., by an RC low-pass circuit) to produce an analog Gaussian noise signal, while in this case, the integrate-and–fire neuron itself provides the filter acting as an integrator.

#### **III. SINGLE NEURON AND THE NETWORK**

In order to characterize the dynamic response of the single neuron receiving input current with various statistical properties, some parameters must be estimated first.

## A. Leakage $I_{\beta}$

The leakage term  $I_{\beta}^{i}$  is estimated for each neuron *i*, for a set of values of the global parameter  $I_{\beta}$  which controls  $I_{\beta}^{i}$ , in order to check the linearity of  $I_{\beta}^{i}$  versus  $I_{\beta}$  in the range of interest.

 $I_{\beta}^{i}$  is simply derived by comparing the slopes of the neuron's depolarization upon injecting a dc external current with and without the leakage term.

While  $I_{\beta}^{i}$  is pretty linear for all neurons for  $I_{\beta} \in [0, 0.2] \mu A$ , the slope of the fit has a significant spread among the neurons, apparently due to a high variability in the mirrored  $I_{\beta}^{i}$  currents.

The measured values for the slope b of the linear fit have mean equal to 5.32 and variance equal to 0.86.

#### B. Time Width of the Spike

The time duration  $\tau_0$  of the spike has been directly measured on the oscilloscope, for an interval of values of  $I_{pw} \in [0, 2] \mu A$ . The linear fit gives  $(1/\tau_0) = 10^{-5} \cdot I_{pw} - 10^{-4} \text{ ms}; r^2 = 0.9996.$ 

### C. Single Neuron Current-to-Rate Transfer Function

To characterize the response properties of the implemented neuron for noisy input currents we adopted the following procedure.

- The feedback shift-register random generator mentioned in Section II-D generates sequences mimicking a binomial process to produce a random switching signal between preset "high" and "low" values ("random period square wave").
- The mean and variance of the random simulated current signal are computed as

$$\mu = \frac{\Delta V_+ - \Delta V_-}{2T}$$
$$\sigma^2 = \frac{(\Delta V_+ + \Delta V_-)^2}{4T}$$

where  $\Delta V_+$  and  $\Delta V_-$  are the voltage jumps in the neuron's potential which are induced in a clock period T of the noise generator.

• The computed mean and variance are plugged into the theoretical formula of the neuron's transfer function [10]

$$\nu = \Phi(\mu, \sigma) = \left[\tau_0 + \frac{\sigma^2}{2\mu^2} \left(e^{-(2\mu\theta/\sigma^2)} - e^{-(2\mu V_{\text{reset}}/\sigma^2)}\right) + \frac{\theta - V_{\text{reset}}}{\mu}\right]^{-1}$$

where  $\nu$  is the spike frequency of the neuron,  $\theta$  is the spike emission threshold, and  $V_{\text{reset}}$  is the reset membrane potential. All other relevant parameters ( $\theta$ ,  $V_{\text{reset}}$ ,  $\tau_0$ ,  $I_\beta$ ) are independently measured as reported above.

 The experimental transfer function is checked against the theoretical predictions.

Fig. 7 shows that theoretical predictions are fairly well matched by the measured neuron response. This current-to-rate transfer function contains all the single neurons properties that are relevant to the network collective dynamics in stationary conditions [10].

# D. Neurons Coupled by Excitatory Connections

We briefly sketch in the following few relevant features exhibited by the interacting network (further details in [2], [3], and [11])

Our intention is to show a glimpse of the rich phenomenology exhibited by such a small electronic network, in view of the scenario outlined in the Introduction, which envisages the recurrent neural activity providing a dynamic source of randomness to be exploited by the synapses to implement stochastic, slow modifications of the efficacies.

We remark that each synapse evolves on the basis of information which is local in time and space (the instantaneous activities of its pre- and postsynaptic neurons); the high feedback in the network makes the activity of each neuron able to reflect any sources of disorder, first of all in the pattern of connectivity, which is fixed but random in our case.

1) Excitatory-to-Excitatory Synapse: We call in the following  $J_{xy}$   $(x, y \in \{E, I\})$  the EPSC or IPSC induced by the

Fig. 8. Raster plots of the spikes produced by the network for two different external currents (each tick mark corresponds to a spike and each row contains a different excitatory neuron). The same current is injected to all the excitatory neurons. Top: The neurons are decoupled (the synaptic efficacies are set to zero) and fire very regularly, indicating that the electronic noise is negligible. Bottom: The excitatory interactions are turned on, and the external current is reduced in order to get the same mean spike frequency. The neurons now feel the disorder intentionally introduced in connectivity pattern, and they fire more irregularly. This is the randomness which drives the stochastic selection mechanism.

four possible types of synaptic couplings between excitatory and inhibitory neurons.

As a preliminary step, we set  $I_J \neq 0$  and  $I_{\Delta J} = 0$ ; the effective value of the excitatory-to-excitatory synaptic efficacy  $J_{\text{EE}}$ versus the global parameter  $I_J$  has been directly measured, by measuring the jumps  $\Delta V$  induced in the potential of the postsynaptic neuron by spikes emitted by the presynaptic neuron.

 $\Delta V/\theta = 5 \cdot 10^{-5} I_J - 0.0027 \text{ mV}; r^2 = 0.992$ 

for  $I_J \in [0, 4] \mu A$ .

2) Deterministic Excitatory Network: Fig. 8 shows two raster representations of the network activity for uncoupled neurons (all the synaptic efficacies are set to 0, top) and for neurons coupled by excitatory synapses ( $J_{\rm EE} \neq 0$ ,  $J_{\rm EI} = J_{\rm IE} = J_{\rm II} = 0$ , bottom). The spikes emitted by each neuron are represented by drawing a bar at the corresponding position along the time axis; each row in the raster represents a sequence of spikes emitted by a given neuron (rasters of this kind are a common representation of the neural activity in experimental neuroscience).

The top panel in Fig. 8 illustrates a situation in which the same (constant and positive) input current is set for all the uncoupled neurons. Because of the various inhomogeneities (in the current mirrors, in the neurons themselves) the neurons exhibit a wide variability in the firing rate (though we remark that the firing of any given neuron is quite stable and reproducible).

Excitatory synaptic couplings are switched on in the bottom panel (the synaptic dynamics is not active), while the input current is still constant and equal for all neurons; its value is adjusted in order to compensate for the mutual excitation and to



have the same average firing rate. It is clearly seen that, despite the fact that no additional source of randomness has been introduced, the recurrent excitation through a disordered pattern of connectivity is enough to endow the neurons' firing pattern with high variability.

This qualitative observation can be put on quantitative basis by making contact with the *mean field* predictions appropriate for the given network architecture; detailed checks have been carried out, which provide, for the toy external stimulation examined, a surprisingly good match between mean field predictions and the behavior of such a small network [2], [11].

# IV. SYNAPTIC PLASTICITY IN A NETWORK SETTING: LEARNING A PATTERN

We moved next to investigate how the plasticity of the electronic synapses shows up in a network environment.

In [1], it was proven that the synaptic device described in Section II-B implements a stochastic Hebbian mechanism by studying a single externally driven synapse.

Specifically, the probability of potentiation ( $V_{syn}$  crosses  $V_{thr}$  from below, the efficacy—postsynaptic current—goes from  $I_{J-}$  to  $I_{J+} = I_{J-} + I_{\Delta J}$ ) is high for highly active preand postsynaptic neurons; in this condition one has a negligible probability of synaptic "depression." The latter dominates when the synapse has a high presynaptic activity but a poorly activated postsynaptic neuron. Transition probabilities are effectively suppressed in both directions when the presynaptic neuron has low activation.

In [3], it was shown how the noise globally generated by the network allows control of a wide range of transition probabilities for the synaptic device.

In this paper, we further investigate the plasticity at the network level by showing that the network is able to "store" information about two patterns by means of the appropriate sequence of synaptic potentiations and depressions. By "pattern," we mean here a given distribution of mean firing rates induced by an external stimulation. In order to observe nontrivial rearrangements of subsets of potentiated and depressed synapses, we choose to use the stochastic external signal for stimulating the network, since when too few synapses are simultaneously potentiated, the above noise generation mechanism with deterministic external currents is not sufficient.

Only few synapses are directly observable, so we had to resort to indirect ways to assess the effect of a stimulation of the synaptic efficacies. Specifically, we adopted the following protocol, suited for exposing synaptic changes through changes in the neurons' firing rates.

1) The first stage of the protocol is devoted to setting the initial conditions for the synapses. The neurons are decoupled  $(I_{J-} = I_{J+} = 0)$  and receive constant external current. The parameters of the analog dynamics of the internal variable  $V_{\text{syn}}$  are such that all synapses should have  $V_{\text{syn}} = 0$  V. In other words, the "internal" synaptic dynamics is on (and such that all internal variables should be "down"), but it does not affect the neural dynamics, since the efficacy (postsynaptic current) is zero.



Fig. 9. Analysis of the effects of two successive stimulations on the synaptic efficacies. (a) effect of the first stimulation. (b) effect of second stimulation. In each figure, a symbol appears for each existing excitatory-to-excitatory synapse. Numbers labeling the x and y axes in the two figures denote the neurons involved in the two stimulations; the latter are also indicated by black dots along the diagonal. The various symbols code for the different combinations of the observed prestimulation versus poststimulation synaptic states, with reference to the expected ones. Black symbols refer to the potentiated state, while white symbols refer to the depressed state. Triangles indicate those allowed synaptic transitions (of either kind) that in fact occurred. Circles indicate situations in which the synapse should, and did, stay unchanged. The + markers signal missed potentiations.

naptic neurons

(b)

- Next the neurons are coupled by setting I<sub>J−</sub> = 0 and I<sub>J+</sub> ≠ 0; if all synapses are down, the emission rates of all neurons should stay unchanged. This check ensures that all synaptic efficacies are in in the depressed state at the beginning.
- 3) With coupled neurons  $(I_{J-} = 0 \text{ and } I_{J+} \neq 0)$ , noisy external currents are injected for 40 s in a chosen subset of eight excitatory neurons, which define the "first pattern" to be "learned."

 $\begin{array}{rl} {\rm TABLE} \ \ {\rm I} \\ N_p & = \ {\rm Number \ of \ potentiated \ synapses \ due \ to \ stimulation}. \\ N_d & = \ {\rm Number \ of \ depressed \ synapses \ due \ to \ stimulation} \end{array}$ 

| After the first stimulation | Allowed | Occurred |
|-----------------------------|---------|----------|
| $N_p$                       | 16      | 11       |
| $N_d$                       | 0       | 0        |
| Errors                      | -       | 0        |

- 4) We adopt a stimulation protocol specifically devoted to expose the effects of the preceding stimulation on the synaptic efficacies, as explained (in the following, we will refer to this stage as *synaptic check*). The expectation is that the synapses connecting stimulated neurons should make a transition to the potentiated state, while all the others should stay in the prestimulation depressed state. We remark that we do not attempt, in this study, to explore scenarios of very slow learning. However, 40s is a long time compared to the interspike intervals and to a reasonable duration for a single stimulus (with 0.2–0.5 s per presentation, 40 s would correspond to 80–200 repetitions of the same stimulus).
- 5) After checking the effect of the first stimulation, the network is stimulated with a second pattern, i.e., a different choice of the subset of stimulated neurons. Specifically, again eight excitatory neurons are stimulated, four of which were stimulated also for the first pattern, and four were previously quiescent during stimulation. The expectation is now that the synapses connecting stimulated neurons should stay/become potentiated, for neuron pairs stimulated synapses which now have a nonstimulated postsynaptic neuron are expected to make a transition to the depressed state.
- 6) The synaptic check is performed again.

The synaptic check is performed as follows. After completion of the first stimulation, consider a given neuron and the effect of the stimulation on the synapses on its dendritic tree. Some of these synapses have undergone a potentiation, while some others have been left unaffected and maintain the depressed state. The synaptic dynamics is now frozen by setting  $I_{\text{biasn}} =$  $I_{\text{biasp}} = 0$  (zero upward and downward jumps of the internal synaptic variable  $V_{\rm syn}$ ) such that whatever synaptic efficacies are chosen, the synaptic check stage does not affect the synaptic configuration induced by the stimulation. We also set  $I_{J-} = 0$ and  $I_{J+} \neq 0$ . Let us name the spike emission rate of the chosen neuron as  $\nu_{\text{post}}$  and  $\nu_k$  the one of its kth neuron on its dendritic tree. First, we inject a given current into the chosen neuron (none of the other neurons in the network receive external currents) and measure  $\nu_{post}$ ; next, we inject current in one of the k afferent neurons at a time and measure each time the resulting  $\nu_{\rm post}$ . The parameters are chosen such that it is highly unlikely for other postsynaptic neurons of neuron k and those of *post*, which do not receive external current, to fire just because neuron k or post fired. So an increase in  $\nu_{\mathrm{post}}$  when neuron k is also stimulated signals a potentiated state of the corresponding synapse. Since the depressed state is chosen to have efficacy 0, it is sig-

 $\begin{array}{rl} {\rm TABLE} & {\rm II} \\ N_p & = & {\rm Number \ of \ potentiated \ synapses \ due \ to \ stimulation}. \\ N_d & = & {\rm Number \ of \ depressed \ synapses \ due \ to \ stimulation} \end{array}$ 

| Second stimulation | Allowed | Occurred |
|--------------------|---------|----------|
| $N_p$              | 15      | 9        |
| $N_d$              | 4       | 4        |
| Errors             | -       | 0        |

naled by an unchanged  $\nu_{\rm post}$ . This procedure for measuring the synaptic states provides an indirect evidence that the second pattern presented to the network is learned and gives strong indications that it would be retrievable in a larger network. Indeed, those postsynaptic neurons which were previously inactive for the first pattern and active for the second pattern will receive a stronger input at the end of the second stimulation. Analogously, synapses on the dendritic trees of those neurons which were active for the first pattern and inactive for the second ones are depressed. The analysis is illustrated in Fig. 9, and some key features are summarized in Tables I and II.

Notice that this protocol is designed to expose in a clear and simple way the synaptic changes induced by the repeated presentations of the second pattern. If the presentations of the second pattern were intermixed within the presentations of the first pattern, then both the two patterns would be learned. Indeed, following each presentation, the synapses to be changed are randomly selected, and those which remain unmodified retain information about previous experiences. A clear indication that this is the case also in our simple protocol is provided by two facts: 1) not all the synapses which are supposed to be potentiated are actually changed, even after such a long stimulation and 2) when the very same protocol is repeated, the synapses which are actually changed differ from trial to trial (not shown in the figure), except for those which are systematically selected, or not, because of inhomogeneities in the synaptic devices, and/or large differences in neural activities in such a small network. These two facts indicate that a stochastic selection is actually implemented in our network and that it would allow for a balanced distribution of memory resources among different patterns in the case of a more natural stimulation protocol and in a larger network.

#### V. CONCLUSION

We described a pilot implementation in the relatively unexplored area of analog VLSI *recurrent* networks of spiking neurons, with *on-chip* unsupervised synaptic dynamics.

Many successful developments in the field of neuromorphic engineering dealt with sensors (visual or auditory) and simple networks designed to provide quick and simple decisions on the basis of sensory information, suited for robot guidance in simple environments (see, for example, [14]). Though those efforts have been, and are, invaluable in sharpening techniques and supporting the feasibility and soundness of the neuromorphic approach to "natural computation," there is little doubt that really interesting neuromorphic systems endowed with complex computational abilities will integrate sensors and "decision modules" with intermediate layers of computation, taking care for example of "classification" of sensory stimuli, which is a necessary function in view of operation in a realistic environment.

Classification tasks have been in the focus of theoretical research in computational neuroscience for long, and there is a wealth of knowledge to be used to derive design principles for "neuromorphic classifiers" (just to mention relevant keywords, the whole *attractor* picture emerging from *Hebbian* learning in networks of spiking neurons with high feedback and providing models of *working memory* states provides an example).

The small network described in the present paper includes the essential elements needed to implement such Hebbian spike-driven plasticity through a stochastic mechanism which selects actual changes in the synaptic efficacies, out of the eligible ones, following the approach briefly outlined in the Introduction; stochasticity is autonomously generated by the network activity, thus providing a key plausibility element.

Scaling up the described architecture poses a number of nontrivial problems. The first is related to the recurrent connectivity of the network: As the number of neurons N increases the number of synaptic connections can grow as much as  $N^2$ , and clever packing strategies have to be devised in order to optimize the layout and the routing of the chip, due to both considerations of total silicon area and cross-talk effects.

Besides, the I–O channels needed to experiment with such systems constitute quite a complex complement to the chip. Again, the needed communication bandwidth badly scales with the size of the network (for a given average emission spike rate of each neuron).

We faced the first packing problem in developing a bigger network (128 neurons about 3000 synapses) [15] to be described elsewhere, in which an optimization algorithm has been developed to find the "best" placement and routing of synaptic connections.

As for the communication issues, it has long been suggested that a communication channel suited for connecting neuromorphic devices should exploit the asynchronous, instantaneous, and stereotyped nature of the spikes such as address event representation (AER) bus [16], [17]. Following the AER principles, we developed a communication system based on a programmable interface connecting the AER bus to the standard PCI bus, and a flexible setup is under development, that is suited to deal with several chips implementing large networks [18].

#### ACKNOWLEDGMENT

The authors wish to thank M. Mattia for most valuable discussions and suggestions during the research and writing of this paper.

#### REFERENCES

- S. Fusi, M. Annunziato, D. Badoni, A. Salamon, and D. J. Amit, "Spikedriven synaptic plasticity: Theory, simulation, VLSI implementation," *Neural Comput.*, vol. 12, pp. 2227–58, 2000.
- [2] S. Fusi, P. Del Giudice, and D. J. Amit, "Neurophysiology of a VLSI spiking neural network: Lann21," in *Proc. IEEE-INNS-ENNS Int. Joint Conf. Neural Networks*, vol. III, 2000, pp. 121–6.

- [3] E. Chicca and S. Fusi, "Stochastic synaptic plasticity in deterministic aVLSI networks of spiking neurons," in *Proc. World Congr. Neuroinformatics*, F. Rattay, Ed., Vienna, Austria, 2001, pp. 468–77.
- [4] P. Diorio, C. a. Hasler, B. A. Minch, and C. Mead, "Floating-gate mos synapse transistors," in *Neuromorphic Systems Engineering: Neural Networks in Silicon*, T. S. Lande, Ed. Boston, MA: Kluwer, pp. 315–37.
- [5] C. Diorio, D. Hsu, and M. Figueroa, "Adaptive cmos: From biological inspiration to system-on-a-chip," *Proc. IEEE*, vol. 90, pp. 345–57, Mar. 2002.
- [6] D. J. Amit, *Modeling Brain Function*. Cambridge, U.K.: Cambridge Univ. Press, 1989.
- [7] D. J. Amit and S. Fusi, "Dynamic learning in neural networks with material synapses," *Neural Comput.*, vol. 6, p. 957, 1994.
- [8] S. Fusi, "Hebbian spike-driven synaptic plasticity for learning patterns of mean firing rates," *Biol. Cybern.*, vol. 87, pp. 459–470, 2002.
- [9] C. A. Mead, Analog VLSI and Neural Systems. Reading, MA: Addison-Wesley, 1989.
- [10] S. Fusi and M. Mattia, "Collective behavior of networks with linear (VLSI) integrate and fire neurons," *Neural Comput.*, vol. 11, pp. 633–52, 1999.
- [11] M. D'Andreagiovanni, V. Dante, P. Del Giudice, M. Mattia, and G. Salina, "Emergent asynchronous, irregular firing in a deterministic analog vlsi recurrent network," in *Proc. World Congr. Neuroinformatics*, F. Rattay, Ed., Vienna, Austria, 2001, pp. 478–86.
- [12] P. Horowitz and W. Hill, *The Art of Electronics*. Cambridge, U.K.: Cambridge Univ. Press, 1989.
- [13] J. Alspector, J. W. Gannett, S. Haber, M. B. Parker, and R. Chu, "A VLSI-efficient technique for generating multiple uncorrelated noise sources and its application to stochastic neural networks," *IEEE Trans. Circuits Syst.*, vol. 38, pp. 109–23, Jan. 1991.
- [14] G. Indiveri and R. Douglas, "ROBOTIC VISION: Neuromorphic vision sensor," *Science*, vol. 288, pp. 1189–1190, 2000.
- [15] E. Chicca, "A VLSI neuromorphic device with 128 neurons and 3000 synapses: Area optimization and project," Master's thesis (in Italian), Univ. Rome "La Sapienza", Rome, Italy, 1999.
- [16] J. Lazzaro, J. Wawrzynek, M. Mahowald, M. Sivilotti, and D. Gillespie, "Silicon auditory processors as computer peripherals," *IEEE Trans. Neural Networks*, vol. 4, pp. 523–528, 1993.
- [17] K. A. Boahen, "Communicating neuronal ensembles between neuromorphic chips," in *Neuromorphic Systems Engineering*, T. S. Lande, Ed. Norwell, MA: Kluwer, 1998, pp. 229–259.
- [18] V. Dante and P. Del Giudice, "The PCI-AER interface board," in *Proc. Workshop Neuromorphic Engineering*, 2001, pp. 99–103.



**Elisabetta Chicca** was born in Rome, Italy, in 1972. She received the Laurea degree in physics from the University of Rome "La Sapienza" in 1999. Currently, she is pursuing the Ph.D. degree at the Institute of Neuroinformatics, UNI/ETH Zurich, Switzerland.

Her research interests include neuromorphic analog VLSI models of selective attention and learning.



**Davide Badoni** after receiving the electronics diploma, worked on the design of parallel dedicated computers for computational physics (INFN APE Project, from 1989 to 1992). Since 1985, he has been with the Italian National Institute for Nuclear Physics (INFN), Rome, Italy, as an Electronics Designer. Since 1992, he has been mainly active in the analog VLSI hardware implementation of neural models.



Vittorio Dante after receiving the electronics diploma, has been an Electronics Designer working on microcontrollers and embedded systems (from 1980 to 1990). Since 1990, he has been with the Physics Laboratory of the Italian National Institute of Health. In the framework of INFN (Italian National Institute for Nuclear Physics) projects, he worked on systems based on VME, PCI e, and FB+ buses. Since 1997, he has been involved in research on efficient communication in neuromorphic multichip systems.



Luciana Carota was born in Italy in 1975. She received the Laurea degree in physics in 2000 from the Bologna University, Bologna, Italy. She is pursuing the Ph.D degree at L'Aquila University, L'Aquila, Italy, working in collaboration with the Physics Laboratory of the Italian National Institute of Health, Rome, on neural dynamics and learning in VLSI recurrent neural networks.



**Massimo D'Andreagiovanni** received the Laurea degree in physics in 2001 from the University of Rome, Rome, Italy.

In 2002, he was an Italian National Institute for Nuclear Physics (INFN) Fellow working on VLSI neural devices in the framework of the Munes project. His research interests include control-oriented hardware implementation and programming. He is currently with INFN, Rome.



**Stefano Fusi** was born in 1968 in Florence, Italy. He received the Laurea degree in physics from the First University of Rome, Rome, Italy, in 1992 and the Ph.D. degree in physics from the Hebrew University of Jerusalem, Jerusalem, Israel, in 1999.

He was a Researcher for the National Institute of Nuclear Physics (INFN), Rome, Italy, until 1999. He is currently working at the Institute of Physiology, Bern, Switzerland and at Brandeis University, Waltham, MA. His research interests include learning, long-term synaptic plasticity and

metaplasticity, *in vivo* and *in vitro* experiments on the cortex, and neuromorphic VLSI hardware.



Gaetano Salina received the Laurea degree in physics from the University of Rome "La Sapienza," Rome, Italy, in 1985.

Since 1998, he has been an Italian Institute of Nuclear and Subnuclear Physics Researcher, Rome. His main scientific activity focused on the design of massive parallel computers for theoretical physics, statistical properties of biosystems, and quantum chromodynamics on the lattice. At the moment, he is working on a VLSI design of neural systems, developing of front-end electronics for high energy physics experi-

ments and the on-statistical behavior of lattice systems using Lee-Yang zeros.



**Paolo Del Giudice** received the Laurea degree in physics from the University of Rome "La Sapienza," Rome, Italy, in 1985.

Since 1991, he has been with the Physics Laboratory of the Italian National Institute of Health, Rome. He has been mostly active in the theory, simulation, and electronic implementation of neural-network models, recently focusing in particular on collective dynamics and learning in networks of spiking neurons and neuromorphic multichip systems. He also works on computational problems in radiotherapy

and on the statistical analysis of DNA sequences.