

Date of publication xxxx 00, 0000, date of current version xxxx 00, 0000.

Digital Object Identifier xx.xxxx/ACCESS.xxxx.DOI

# An Optimized Vertical GaN Parallel Split Gate Trench MOSFET Device Structure for Improved Switching Performance

# NILESH KUMAR JAISWAL<sup>1</sup>, and V. N. RAMAKRISHNAN<sup>1</sup>

<sup>1</sup>Department of Micro and Nanoelectronics, Vellore Institute of Technology, Vellore, Tamil Nadu, 632014 India Corresponding author: V. N. Ramakrishnan (e-mail: vnramakrishnan@vit.ac.in).

**ABSTRACT** This work proposes a vertical gallium nitride (GaN) parallel split gate trench MOSFET (PSGT-MOSFET) device architecture suitable for power conversion applications. Wherein two parallel gates, and a field plate are introduced vertically on the sidewalls and connected, respectively, to the gate and source. Technology computer-aided design (TCAD) simulator was used in the design process to achieve a specific on-resistance as low as 0.79 m $\Omega$ .cm<sup>2</sup> for the device, which has the capacity of blocking voltages up to 600 V. The peak electric field of the PSGT-MOSFET could well be lowered to 2.95 MV/cm, which is about 17% lower than that of a conventional trench gate MOSFET (TG-MOSFET) near the trench corner with help of suitable design and optimization of trench depth, drift doping, and field plate thickness. The TCAD simulation shows that the higher drift doping on the device performance of PSGT-MOSFET produces  $\sim 2 \times$  lower switching losses when compared with a similarly rated conventional TG-MOSFET device.

INDEX TERMS Vertical GaN, trench MOSFET, split gate, on-resistance, switching loss, TCAD.

## I. INTRODUCTION

OWER semiconductor switches are the basic components of any power converter circuit to improve the efficiency of modern electronics systems. The automotive semiconductor industry uses high voltage batteries (200 to 300 V) in the hybrid electric vehicles (HEV) [1]. To make HEV conversion efficient, the development of 600 V power MOSFET switches are desired to reduce the power losses [2]. The existing Si-based power device has reached its performance restriction due to the limitation of its material property, and it is difficult to enhance overall performance through the innovation of device principles, the improvement of structure and the progress of the manufacturing process [3], [4]. To achieve better conversion efficiency, the highperformance power devices are needed which have smaller conduction losses and lower switching losses, making them feasible for high-frequency, high-temperature operations. The two most promising WBG semiconductors are silicon carbide (SiC) and gallium nitride (GaN). SiC switches and diodes have been developed over the past decade to meet certain demanding military and commercial applications and have demonstrated high efficiency and high-temperature operation. GaN switches are projected to have a 100× performance advantage over silicon-based devices, and  $10 \times$  over SiC, owing to their excellent material properties such as high electron mobility, a high breakdown field, and a high electron velocity. GaN-based power electronics feature both low on-resistance and fast switching, leading to substantial reductions in conduction and switching losses, respectively [5]–[10]. The first generation of GaN transistors has been the high electron mobility transistors (GaN HEMTs) that have demonstrated an excellent trade-off between  $R_{on}$  and  $V_{br}$  [11]–[13].

However, the GaN HEMT device has a normally-on behaviour, and negative gate bias is required to turn off the transistor [14], [15]. Hence, the use of normally-off GaN lateral transistors has led to the development of cascode devices. In a cascode device, the depletion-mode GaN lateral transistor and enhancement-mode Si-MOSFET are packed in series to form a normally-off behaviour [16]. The drawback of GaN based cascode devices is that the series connection of the two devices increases packing complexity, resulting in parasitic inductances that might upset the switching performance of the device [17], [18].

On the other hand, vertical GaN transistors show promising characteristics for high power switch applications to benchmark against GaN HEMT [19]–[22]. Because of their normally-off behavior, suitability for having the peak elec**IEEE**Access

Author et al.: Preparation of Papers for IEEE TRANSACTIONS and JOURNALS

tric field (E-field) distant from the surface, and capacity to handle larger power densities. Some of the earlier reports demonstrated that the device performance of 600 V GaN vertical transistors are based on the structure; such as the MOS channel [23], quasi vertical [24], fully vertical [25], regrowth channel types [26], and split gate power MOS-FET [27]. Among these structures, the MOS channel based GaN vertical trench gate MOSFET (TG-MOSFET) design has a significantly smaller on-resistance due to the lack of a junction field effect transistor (JFET) region [28]-[31], leading to low switching loss. However, TG-MOSFETs have a significantly higher gate-to-drain capacitance  $(C_{GD})$  and gate-to-drain charge  $(Q_{GD})$  owing to the gate, having been separated from the drain by a thin layer of gate oxide, both of which contribute to a substantial increase in the switching loss and lowers converter efficiency [32]. A critical issue for TG-MOSFET is to lower the E-field which is present in gate oxide around the trench bottom. The split gate technique has been implemented in order to mitigate the issue [33]–[35].

The split-gate MOSFET (SGT-MOSFET) is an innovative trench structure, which uses an isolated FP between gate and drain to reduce the gate-to-drain charge and improve the figure of merit while it benefits from low switching loss compared with conventional TG-MOSFET [34]. Another technique for improving the figure of merit and optimizing the electric field distribution is to use an additional charge control electrode (i.e. floating electrode) in the SGT-MOSFET, as known as a floating gate power MOSFET (FG-MOSFET) [35]. However, in order to realize the SGT-MOSFET and FG-MOSFET, many additional process steps such as deposition and etching were needed due to an interlayer dielectric (ILD) layers used to isolate the gate to field-plate (FP) and field-plate to floating gate (FG). During ILD growth step, thermally grown oxide on top of the FP and FG electrodes become challenging due to the temperature controllability. In this work, a distinct design technique known as the vertical GaN parallel split gate MOSFET (PSGT-MOSFET) structure concept, is proposed with the aim of improving the switching performance. There is no ILD layer in the PSGT-MOSFET, which leads to a reduction in the number of mask steps during patterning. Hence, fabrication costs of PSGT-MOSFET could be reduced when compared to SGT-MOSFET and FG-MOSFET. This methodology was used in the development of Si-based shielded gate MOSFET [39], [40]. The PSGT-MOSFET structure uses a vertical field-plate oxide into a drift layer, which is significantly thicker than the gate oxide. Employing thick oxides at the bottom and trench sidewalls to facilitate field shaping, which involves controlling the location of peak electric fields and preventing an avalanche or significant hot carrier generation in the vicinity of the trench gate oxide. The vertical FP and thick oxide make it possible to use a larger drift doping while maintaining the same breakdown voltage device rating. This indicates that the  $R_{on}$ is lower for a given breakdown. The switching performance of the PSGT-MOSFET is also drastically enhanced due to the reduction in  $C_{GD}$  i.e.  $C_{rss}$ .



FIGURE 1. Cross-sectional representation of (a) TG-MOSFET and (b) PSGT-MOSFET.

The main objective of this study is to benchmark a vertical GaN PSGT-MOSFET for the first time, which will allow for a comparison with TG-MOSGET in terms of switching performance. The TCAD mixed-mode platform has been used in order to perform device and circuit simulations. The paper has been organized in the following manner: in section II, the device designs and simulation methodology are introduced. Section III presents the optimization of the PSGT-MOSFET in order to achieve the desired breakdown voltage of 600 V while simultaneously lowering the maximum GaN E-field at the trench bottom to below 3 MV/cm. The proposed fabrication process steps are highlighted in Section IV. Lastly, section V contrasts the static and dynamic characteristics of proposed a PSGT-MOSFET with those of a conventional device.

# II. DEVICE OPERATIONS, AND SIMULATION METHODOLOGY

The device operation and simulation methodology have been performed using a TCAD simulator. Fig. 1(a) illustrates the cross-sectional representation of TG-MOSFET device structure. The structure has been based on our most recent publication, which includes an 8  $\mu$ m thick Si doped (2 ×10<sup>16</sup> cm<sup>-3</sup>) GaN drift layer, a 0.8  $\mu$ m thick Mg doped (1.3 ×10<sup>17</sup> cm<sup>-3</sup>) GaN base layer, and a 0.2  $\mu$ m thick Si doped (5 ×10<sup>18</sup> cm<sup>-3</sup>) GaN source layer. These layers are built on a Si doped GaN substrate. The doping of the base layer has been optimized and adjusted to achieve a threshold voltage of ~ 4.6 V and a breakdown voltage of 600 V. The device has been designed with a trench depth of 2  $\mu$ m and a metal-oxide-semiconductor (MOS) structure has been built into both the sidewall and bottom of the trench.

The device structure parameters of PSGT-MOSFET coincide with those of TG-MOSFET, as shown in Fig. 1(b). Except to complete gate electrode in conventional TG-MOSFET, the middle section of gate electrode in PSGT-MOSFET is changed to thin parallel gate metal lining along



gate oxide,  $SiO_2$ . Furthermore, the trench depth in conventional TG-MOSFET is extended to the expected position into the drift layer, and is formed the FP. The FP electrode is connected to source electrode and splits with thicker oxide, thereby substantially reducing the overlapping capacitance, i.e.,  $C_{rss}$  [34]. However, the gate-to-source capacitance ( $C_{GS}$ ) will increase the input capacitance of PSGT-MOSFET. The thicker FP oxide will create a charge balancing effect by redistributing E-field at the trench bottom. Thanks to FP technology, which leads to the enhancement of the lateral depletion and allows a higher doping concentration in the drift layer, causing a reduction in  $R_{on}$  without impacting on breakdown voltage. As a consequence, it contributes to an increase in the switching speed of the device.

The device characteristics were calibrated amongst the experimental results of a fabricated TG-MOSFET, described by R. Li et al. [23] using TCAD simulation [41]. The TCAD device simulation methodology and important physics models have been reported in the previous work [27], [35]–[38], as shown in Table 1. TCAD Sentaurus provides users with access to a wide variety of physical models, each of which is designed to explain the physical behavior of semiconductor devices as precisely as is technically feasible in relation to the fabricated device. The important physics models have been included in device simulations in order to get accurate forecasts of the fabricated device characteristics. The simulation methodology has been adopted by computing the Poisson's equation, including the electron and hole continuity equations and 2D drift-diffusion carrier transport equations. The recombination phenomenon was taken into account by using three processes, specifically the Radiative, Auger, and Shockley-Read-Hall (SRH) models for a fixed minoritycarrier lifetime. In order to take into consideration the effects of velocity saturation, the Caughey Thomas field dependent mobility model and Masetti model for doping dependency were incorporated into the simulation. Simulation models for vertical GaN power transistors were selected with reference to previously published works. According to the report in ref. [27], [35], the selected simulation models and the experiment [23] have a very good level of agreement with one another. At the gate dielectrics-trench contact, a fixed charge concentration of approximately  $1.5 \times 10^{12} \text{ cm}^{-2}$  was implemented so that it achieves the desired match of the threshold voltage [43]. Furthermore, the experimentally determined breakdown voltage of 600 V was precisely matched by adjusting the effective base layer concentration  $(1.3 \times 10^{17} \text{ cm}^{-3})$ .

# **III. DEVICE OPTIMIZATION**

The main focus of the optimization of PSGT-MOSFET is to obtain lower  $R_{on}$  and  $V_{br}$  of 600 V without modifying the thickness of drift layer and minimizing the electric field distribution at the trench when compared to TG-MOSFET. In order to meet the requirements of this desire, numerous optimizations have been implemented on devices, such as higher drift doping concentration ( $N_{D-PSGT}$ ), deep trench depth ( $T_D$ ), and thicker FP oxide ( $FP_{ox}$ ) of proposed device. TABLE 1. The parameters and models used in this work

| Parameter                                                  | Value                 |
|------------------------------------------------------------|-----------------------|
| Bandgap (eV)                                               | 3.437                 |
| Dielectric constant                                        | 8.9                   |
| Electron affinity (eV)                                     | 3.95                  |
| Activation energy for donor (meV)                          | 15                    |
| Activation energy for acceptor (meV)                       | 290                   |
| Electron saturation velocity (cm/s)                        | $1.27 \times 10^{7}$  |
| Hole saturation velocity (cm/s)                            | $1.7 \times 10^7$     |
| Maximum electron mobilities $(cm^2/V.s)$                   | 1500                  |
| Maximum hole mobilities ( $cm^2/V.s$ )                     | 150                   |
| Impact ionization coefficients for electrons $(A_n)$ (/cm) | $2.9 \times 10^{8}$   |
| Impact ionization coefficients for electrons $(A_p)$ (/cm) | $5.41 \times 10^{6}$  |
| Impact ionization coefficients for holes $(B_n)$ (V/cm)    | $3.4 \times 10^{7}$   |
| Impact ionization coefficients for holes $(B_p)$ (V/cm)    | $1.96 \times 10^{7}$  |
| Auger recombination model for electrons ( $cm^6/s$ )       | $3.0 \times 10^{-31}$ |
| Auger recombination model for electrons/holes ( $cm^6/s$ ) | $3.0 \times 10^{-31}$ |
| Direct recombination constant $(cm^3/s)$                   | $2.0 \times 10^{-10}$ |
| Carrier lifetime of electrons/holes (ns)                   | 0.7/2.0               |
| Critical electric field in this work (MV/cm)               | 3.75                  |

TABLE 2. Device structure parameters during simulation

| Parameter                                       | TG-MOSFET            | PSGT-MOSFET          |
|-------------------------------------------------|----------------------|----------------------|
| n <sup>+</sup> Source layer depth ( $\mu$ m)    | 0.2                  | 0.2                  |
| p Base layer depth ( $\mu$ m)                   | 0.8                  | 0.8                  |
| n <sup>-</sup> Drift layer depth ( $\mu$ m)     | 8.0                  | 8.0                  |
| $n^+$ Source doping (cm <sup>-3</sup> )         | $5.0 \times 10^{18}$ | $5.0 \times 10^{18}$ |
| p Base doping (cm <sup>-3</sup> )               | $1.3 \times 10^{17}$ | $1.3 \times 10^{17}$ |
| n <sup>-</sup> Drift doping (cm <sup>-3</sup> ) | $2.0 \times 10^{16}$ | $3.5 \times 10^{16}$ |
| Gate width (µm)                                 | 2.0                  | 2.0                  |
| Gate oxide thickness $(G_{ox})$ ( $\mu$ m)      | 0.05                 | 0.05                 |
| Gate trench depth ( $\mu$ m)                    | 1.6                  | 1.6                  |
| Deep trench depth $(T_D)$ ( $\mu$ m)            | 1.65                 | 7.0                  |
| Field plate oxide $(FP_{ox})$ ( $\mu$ m)        | _                    | 0.49                 |

A higher  $N_{D-PSGT}$  doped has a low  $R_{on}$  and  $V_{br}$ . However, the incorporated deep  $T_D$  establishes a greater gatemodulated accumulation charge by the drain [42], which is suitable for increasing  $V_{br}$  while maintaining low  $R_{on}$ . Meanwhile, the extended deep of trench depth into the drift layer, the  $C_{GD}$  is enhanced, affecting the switching delays. Therefore, thicker FP oxide is an important parameter that reduces the  $C_{GD}$  by using higher oxide thickness at the trench bottom. Fig. 2 shows the influences of  $N_{D-PSGT}$ ,  $T_D$ , and  $FP_{ox}$  on the  $V_{br}$ , the  $R_{on}$ , and E-field distribution near the trench bottom. During optimization, the pitch of PSGT-MOSFET device structure has been incorporated exactly the same as the TG-MOSFET.

As shown in Fig. 2(a), of the three variables (i.e.  $N_{D-PSGT}$ ,  $T_D$ , and  $FP_{ox}$ ), only two ( $N_{D-PSGT}$ , and  $T_D$ ) are varied at a time, whereas the other one ( $FP_{ox}$ ) will be

content may change prior to final publication. Citation information: DOI 10.1109/ACCESS.2023.3265477



FIGURE 2. (a) Influences of  $V_{br}$  and  $R_{on}$  on  $T_D$  and  $N_{D-PSGT}$ , (b) Influences of  $V_{br}$  and E-Field on  $FP_{ox}$  and  $N_{D-PSGT}$ , and (c) Influences of  $V_{br}$  and E-Field on  $FP_{ox}$ .



**IEEE**Access

FIGURE 3. Fabrication process steps of PSGT-MOSFET device.

set at a fixed value. The  $N_{D-PSGT}$  value is varied from 3.0  $\times 10^{16}$  cm<sup>-3</sup> to 3.9  $\times 10^{16}$  cm<sup>-3</sup>, and the  $T_D$  value is varied from 5  $\mu$ m to 8  $\mu$ m, respectively. As expected, when  $T_D$  increases, both the  $V_{br}$  and  $R_{on}$  increase. To reach the 600 V breakdown voltage target, doping levels need to be below 3.6  $\times 10^{16}$  cm<sup>-3</sup>, and trench depth 7  $\mu$ m. As a result, these parameters have been decided to constitute a beginning step for the simulation.

When considering these parameters, the peak E-field of PSGT-MOSFET device demonstrates a greater than 3.0 MV/cm surrounding the trench bottom. Hence, increasing the thickness of  $FP_{ox}$  can reduce the E-field profile around the trench bottom. The value of  $FP_{ox}$  is varied from 0.3  $\mu {\rm m}$  to 0.6  $\mu {\rm m},$  and  $N_{D-PSGT}$  from 3.4  $\times 10^{16}~{\rm cm}^{-3}$  to 3.6  $\times 10^{16}$  cm<sup>-3</sup>, whereas the other one (T<sub>D</sub>= 7  $\mu$ m) is fixed. Fig. 2(b) demonstrates the decrement of  $V_{br}$  with respect to the change in the  $FP_{ox}$  thickness with respect to  $N_{D-PSGT}$ . The desired breakdown voltage is achieved between 0.4  $\mu$ m to 0.5  $\mu$ m (*FP*<sub>ox</sub>), and ~ 3.5 × 10<sup>16</sup> cm<sup>-3</sup> (*N*<sub>D-PSGT</sub>). To achieve high reliability, peak E-field should be maintained at less than 3.0 MV/cm at the bottom of  $FP_{ox}$ . As shown in Fig. 2(c), to obtain the accurate breakdown voltage (about 650 V) and electric field (less than 3.0 MV/cm), the field plate oxide thickness between 0.47  $\mu$ m to 0.52  $\mu$ m have been varied. Finally, it is found that the optimum values for



FIGURE 4. Transfer characteristics of devices.



FIGURE 5. Output characteristics of devices.

PSGT-MOSFET are obtained as follows:  $N_{D-PSGT}$  of ~ 3.5 ×10<sup>16</sup> cm<sup>-3</sup>, and  $FP_{ox}$  of ~ 0.49  $\mu$ m at  $T_D$  of 7  $\mu$ m. The structural details are given in Table 2.

#### **IV. PROPOSED FABRICATION PROCEDURE**

In regards to the fabrication procedures, the optimized PSGT-MOSFET has been shown to be feasible in Fig. 3. The proposed process steps began with growth of low-doped  $n^-$ GaN (Si doped) drift and p GaN (Mg doped) base layer on a freestanding  $n^+$  GaN wafer [24], [25] (Fig. 3(a)-(b)). On the uppermost part of the base layer, a selective area regrowth of





**FIGURE 6.** (a) Specific on-resistance estimation, depletion region at  $V_d$  = 1 V keeping  $V_g$  = 10 V (b) TG-MOSFET, and (c) PSGT-MOSFET.



**FIGURE 7.** Comparison of the  $R_{on}$ , and temperature dependency of the PSGT-MOSFET to the counterparts of the TG-MOSFET.

an n<sup>+</sup> GaN source layer (Si doped) was performed [44] (Fig. 3(c)). A hard photoresist layer (PR) is used for patterning over the suitable region to remove a selective portion (Fig. 3(d)). An ICP-process was used to etch a gate width of 2  $\mu m$  using the PR to a depth such that the bottom of the trench (7  $\mu$ m) is located within the drift layer [45] (Fig. 3(d)). The wafer was then subjected to wet etching operations in order to clean the surface that had been etched and smooth the surface of the trench sidewall. Following etching, a dielectric layer (i.e.  $FP_{ox}$ ) was deposited (Fig. 3(e)) and etched back to form an oxide sidewall (Fig. 3(f)). Metal was then filled inside the trenches for FP electrode. After that, the metal was isotropically etched and recessed within the trenches (Fig. 3(g)). Sputtering with metal was the technique of choice to provide complete coverage of the shielded FP [46]. The source and FP electrode will be electrically linked to one another. Following that,  $FP_{ox}$  was etched, revealing a portion of FP metal that forms two troughs on its sides inside the trench (Fig. 3(h)). After this, a dielectric layer of gate oxide  $(G_{ox})$  (0.05  $\mu$ m-thick) was formed across the top of the wafer, trench sidewalls, and troughs inside the trenches (Fig. 3(i)). The removed region is deposited with a suitable metal to form a gate contact. In order to create the source electrodes, a metal stack was first deposited, and then it was patterned. Lastly, the drain electrode was then made by placing a metal stack on the back of the substrate (Fig. 3(j)) [47]–[51].

VOLUME 4, 2016



FIGURE 8. Breakdown characteristics of TG-MOSFET, and PSGT-MOSFET (Inset distribution of E-field).



FIGURE 9. E-field profile during vertical cutline of TG-MOSFET, and PSGT-MOSFET.

# **V. RESULTS AND DISCUSSIONS**

The transfer characteristics  $(I_d - V_q)$  of devices are plotted in Fig. 4. The PSGT-MOSFET presents a very similar threshold voltage (4.58 V) to that of the TG-MOSFET (4.6 V). The output characteristics  $(I_d - V_d)$  for both devices under different gate voltages are superimposed as shown in Fig. 5. Clearly, the current carrying capability is higher for PSGT-MOSFET as compared to that of TG-MOSFET device for a  $V_q$  = 10 V. The  $R_{on}$  value of 0.79 m $\Omega$ .cm<sup>2</sup> for PSGT-MOSFET is found to be  $\sim$ 32% lower than that of TG-MOSFET for a drain voltage of 1 V, as indicated in Fig. 6(a). This is because the PSGT has been used with a higher drift doping concentration, which in turn causes an increase in the drive current and results in a lower  $R_{on}$  in the drift layer. As observed from Fig. 6(b)-(c), the depletion regions (the region enclosed by black lines) formed by the p base and trench region reduce to a great extent in the proposed structure as compared to the conventional structure because of the high dopant concentration of the drift region. As the current density increases, the on-resistance decreases (the proposed structure is  $1.09 \times 10^{-6}$  A/cm<sup>2</sup> and conventional structure is  $1.84 \times 10^{-8}$  A/cm<sup>2</sup>), and electron flow occurs primarily in the parallel split gate with deep trench of the added region. The added region for electrons to flow through the drift region provides a low resistivity path, and the electrons **IEEE**Access

spread rapidly to the bottom of the substrate region. Thus, the proposed PSGT-MOSFET achieves a lesser value of the onresistance as compared to the conventional device. On the other hand, the  $R_{on}$  values of proposed and conventional devices are shown as a function of different temperatures in Fig. 7. The temperature coefficient of PSGT-MOSFET is found to be 0.0017 m $\Omega$ .cm<sup>2</sup>/°C (average slope), which is ~39% lower than that of TG-MOSFET. It is observed that  $R_{on}$  of the PSGT-MOSFET is less dependent on temperature than that of the TG-MOSFET. Hence, applications requiring operation at high temperatures are a good fit for the PSGT-MOSFET.

The breakdown voltage characteristics are simulated as shown in Fig. 8. The PSGT-MOSFET shows a very comparable breakdown voltage (650 V) to that of the TG-MOSFET (623 V), when  $V_g = 0$  V. The maximum reduction in  $R_{on}$ without compromising blocking voltage is achieved, which is attributed to its heavily doped drift layer and FP region. Later, Baliga's FOM  $(V_{br}^2/R_{on})$  is expressed for indicating the trade-off amongst off-state breakdown voltage and onstate resistance [52], wherein PSGT-MOSFET is calculated to 531 MW/cm<sup>2</sup> which is ~63% better than that of TG-MOSFET.

The distribution and contour line of E-Field at the blocking regime ( $V_d = 600$  V, and  $V_g = 0$  V) for TG-MOSFET and PSGT-MOSFET are shown in inset Fig. 8. In TG-MOSFET,



FIGURE 10. Parasitic capacitances of (a) TG-MOSFET, (b) PSGT-MOSFET, and (c) TCAD simulated CV characteristics.

the E-field is overcrowded in the channel region (under the gate). The overcrowding of the E-field leads to a reliability issue for TG-MOSFET. Instead, in the PSGT-MOSFET, the better charge balance phenomenon is observed in the trench corner where the E-field is more uniform across the drift layer, as shown in Fig. 9. This is because of the perpendicular splitting effect of the thicker FP region. The E-field of the PSGT-MOSFET is 2.68 MV/cm at the gate oxide. In addition, the peak oxide E-field ( $E_{ox}$ ) of PSGT-MOSFET is observed to 2.95 MV/cm, which is ~17% lower than that of TG-MOSFET around the trench corner, respectively.

In TG-MOSFET, the input capacitance  $[C_{iss} = C_{GS}]$  (gatesource capacitance) +  $C_{GD}$  (gate-drain capacitance)], output capacitance  $[C_{oss} (=C_{GD} + C_{DS} (drain-source capac$ itance)], and reverse capacitance,  $C_{rss}$  (= $C_{GD}$ ), are shown in Fig. 10(a). Among all,  $C_{rss}$  plays a significant part in analyzing the switching speed of the device as well as preventing false turn-on. Fig. 10(b) shows that in PSGT-MOSFET, there are two capacitances associated with FP (i.e.,  $C_{GS2}$ , and  $C_{DS2}$ ). These capacitors are connected in series, which leads to lowering the  $C_{GD}$  value. However,  $C_{GS1}$ and  $C_{GS2}$  are connected in parallel, which slightly increases the input capacitance. Additionally,  $C_{DS1}$  and  $C_{DS2}$  help to lower the peak overshoot voltage stress on the SGT-MOSFET. This stress comes from circuit parasitic and high dv/dt immunity in switching converter circuits [53]. The terminal capacitance of both devices is shown in Fig. 10(c). The AC signal is established to be 1 MHz to obtain the capacitance by varying the  $V_d$  from 0 to 600 V while keeping  $V_g = 0$  V.  $C_{iss}$  and  $C_{oss}$  of the PSGT-MOSFET are a little higher than that of TG-MOSFET, which has a small effect on switching time and efficiency in high-frequency DC-DC converters. However, the extracted  $C_{rss}$  for PSGT-MOSFET is 61 pF/cm<sup>2</sup>, which is about 7 times lower than that of TG-MOSFET. It means that PSGT-MOSFET exhibits a quick transition during switched on-off. Furthermore, the HF-FOM  $(C_{rss} \times R_{on})$  of PSGT-MOSFET has been calculated [54], and found to be 48 m $\Omega$ .pF, which is 10 times larger than that of TG-MOSFET. The improved HFOM shows a reduction in total power loss.

### **VI. SWITCHING ANALYSIS**

In Fig. 11(a), the mixed-mode simulation is incorporated to study the switching performance with the help of a doublepulse test circuit. The switching characteristics of the device under test (DUT), i.e., TG-MOSFET and PSGT-MOSFET, have been studied using an inductive load ( $L_1 = 100 \ \mu$ H). This inductive load and the freewheeling GaN schottky barrier diode (SBD) are connected in parallel. The GaN SBD is effective for higher switching speeds and low recovery [8], [55]. The gate pulse voltage ( $V_g$ ) of 10 V is applied with an external gate resistance ( $R_g$ ) of 1  $\Omega$  and a drain voltage ( $V_d$ ) of 480 V [56]. The turn-off time is expressed in terms of turn-off delay time (from ~90% of  $V_g$  to ~10% of  $V_d$ ), and the fall time (from ~10% of  $V_d$  to ~90% of  $V_d$ ). Whereas, the turn-on time is expressed in terms of the turn-on delay

time (from ~10% of  $V_g$  to ~90% of  $V_d$ ), and the rise time (from ~90% of  $V_d$  to ~10% of  $V_d$ ) [57], as given in Fig. 11(b). We have been extracted the turn-off time at the falling edge of the first pulse, and the turn-on time at the rising edge of the second pulse, respectively, as shown in Fig. 12, and Fig. 13. Fig. 12(a) displays the TG-MOSFET switching transitions during the turn-off mode. The obtained turn-off delay time [ $t_d$ (off)] is 0.06  $\mu$ s, and fall time ( $t_f$ ) is 0.08  $\mu$ s. Fig. 12(b) displays the PSGT-MOSFET switching transitions during turn-off mode. The obtained  $t_d$  (off) is 0.05  $\mu$ s, and  $t_f$  is 0.04  $\mu$ s. The total turn-off time of PSGT-MOSFET is about  $1.5 \times$  faster compared to the TG-MOSFET. Next, Fig. 13(a) displays the TG-MOSFET switching transitions during turn-on mode. The obtained turn-on delay time  $[t_d(on)]$  is 0.02  $\mu$ s, and rise time ( $t_r$ ) is 0.05  $\mu$ s. Fig. 13(b) shows the PSGT-MOSFET switching transitions during turn-on mode. The obtained  $t_d(\text{on})$  is 0.01  $\mu$ s, and  $t_r$  is 0.02  $\mu$ s. The total turn-on time of PSGT-MOSFET is about  $2 \times$  faster compared to the TG-MOSFET. The total switching energy loss  $(E_{SW})$ of the DUTs has been calculated by integrating  $V_d$ , and  $I_d$ waveforms over the time interval between turn-off, and turnon as shown in (1), and (2), respectively [58]. The turnoff  $(E_{off})$ , and turn-on  $(E_{on})$  energy is extracted when the load current reaches at 23 A. Fig. 14 compares the energy loss components of the PSGT-MOSFET and TG-MOSFET counterparts. The extracted energy losses of TG-MOSFET during  $E_{on}$  and  $E_{off}$  transients are 41.9  $\mu$ J, and 1290  $\mu$ J, respectively. The extracted energy losses of PSGT-MOSFET during  $E_{on}$  and  $E_{off}$  transients are 10.9  $\mu$ J, and 702  $\mu$ J, respectively. The total energy loss during turn-on, and turnoff time of PSGT-MOSFET is around  $2 \times$  less than TG-MOSFET. Finally, the total power loss  $(P_{SW})$  is calculated as a function of total switching loss, and respective frequency as



FIGURE 11. (a) Switching test circuit using DUT, and (b) Double pulse based graph definition of switching times.



FIGURE 12. Turn-off switching times of TG-MOSFET, and PSGT-MOSFET.



FIGURE 13. Turn-on switching times of TG-MOSFET, and PSGT-MOSFET.



FIGURE 14. Energy loss components of both the devices.

shown in (3) [46]. The  $P_{SW}$  for PSGT-MOSFET is found to be 144 W, which is ~45% better compared to TG-MOSFET. Because of its low power loss, the PSGT-MOSFET can be **IEEE**Access

employed in power conversion systems with high efficiency. Table 3 contains an outline of the most important parameters.

$$E_{off} = \left[ \int_0^{t_d(off) + t_f} V_d(t) . I_d(t) dt \right]$$
(1)

$$E_{on} = \left[ \int_0^{t_d(on) + t_r} V_d(t) . I_d(t) dt \right]$$
(2)

$$P_{SW} = (E_{on} + E_{off}).f \tag{3}$$

TABLE 3. An outline of the most important parameter of both devices

| Parameter                                           | TG-MOSFET | PSGT-MOSFET |
|-----------------------------------------------------|-----------|-------------|
| $R_{on} (m\Omega.cm^2)$                             | 1.17      | 0.79        |
| $V_{br}$ (V)                                        | 623       | 650         |
| BFOM (MW/cm <sup>2</sup> )                          | 331       | 534         |
| $E_{ox}$ (MV/cm)                                    | 3.58      | 2.95        |
| $C_{rss} (pF/cm^2)$                                 | 444       | 61          |
| HF-FOM ( $C_{rss} \times R_{on}$ ) (m $\Omega$ .pF) | 519       | 48          |
| $t_f(\mu s)$                                        | 0.08      | 0.04        |
| $t_d(off)$ ( $\mu$ s)                               | 0.06      | 0.05        |
| $t_r (\mu s)$                                       | 0.05      | 0.02        |
| $t_d(on)$ (µs)                                      | 0.02      | 0.01        |
| $E_{on}$ ( $\mu$ J)                                 | 41.9      | 10.9        |
| $\mathbf{E}_{off}$ ( $\mu \mathbf{J}$ )             | 1290      | 702         |
| $E_{SW}$ ( $\mu$ J)                                 | 1331.9    | 712.9       |
| $P_{SW}\left(W\right)$                              | 266       | 144         |

## **VII. CONCLUSIONS**

The switching characteristics of a 600 V GaN vertical PSGT-MOSFET have been presented for the first time and compared to a conventional TG-MOSFET using the TCAD simulator. The parallel split gate technology consists of two thin parallel gates that have been aligned with gate oxide. Additionally, a field plate has been introduced vertically in between the gate electrodes, and connected to the source. It has been attributed to the (i) greater drift doping concentration and (ii) reduced surface E-field effect by thick bottom oxide. Hence, it causes a reduction in  $R_{on}$  without impacting on breakdown voltage. The simulation shows that the  $R_{on}$  of PSGT-MOSFET has decreased by nearly  $\sim$ 32% compared to that of a TG-MOSFET. In comparison with similar rated conventional devices, the proposed device shows  $10 \times$  improvements in the HF-FOM ( $C_{rss} \times R_{on}$ ). Furthermore, when simulated employing in mixed mode, the switching characteristics of PSGT-MOSFET demonstrate decreased switching losses at turn-off as well as turn-on transients. By comparing  $E_{SW}$ , it is found that PSGT-MOSFET shows  $1.5 \times$  faster switching transient and  $2 \times$  lower energy loss as compared to TG-MOSFET. The total power loss for PSGT-MOSFET is calculated to be  $\sim 45\%$  lower than that of a TG-MOSFET while operating in the same frequency range. However, in the

PSGT-MOSFET fabrication process, challenges might exist due to the absence of stop layer where etching should be terminated. The addition of a  $P^+$  shielding pinch structure and/or a  $P^+$  shielding layer at trench bottom can potentially reduce the electric field. The improved performance of the PSGT-MOSFET would be expected to have a significant contribution to high power conversion used in the automotive applications.

# ACKNOWLEDGMENT

The authors acknowledge Council of Scientific and Industrial Research (CSIR), Government of India for project fellowship [File No: 09/844(0085)/2019-EMR-I].

#### REFERENCES

- U. Kohler, "Hybrid Electric Vehicles: Batteries," *Encyclopedia of Electrochemical Power Sources*, Elsevier, vol. 1, 2009, pp. 269-285, doi: 10.1016/B978-044452745-5.00367-1.
- [2] K. Horiuchi, Y. Arita and T. Nishimura, "Automotive Power MOSFETs," *FUJI Electric Review*, vol. 50 no. 2, pp. 53-57, 2003.
- [3] Q. Zhao-ming, Z. Jun-ming, and S. Kuang. ?Status and development of power semiconductor devices and its applications,? *CSEE*, vol. 34, no, 29, pp. 5149-5151, 2014.
- [4] R. Eden, ?Market forecasts for silicon carbide and gallium nitride power semiconductors,? *IEEE Applied Power Electronics Conference*, 2012.
- [5] Y. -F. Wu, R. Coffie, N. Fichtenbaum, Y. Dora, C. S. Suh, L. Shen, P. Parikh and U. K. Mishra, "Total GaN Solution to Electricity Power Conversion," 69th Device Research Conference, 2011, pp. 217-218, doi: 10.1109/DRC.2011.5994505.
- [6] W. Zhang, Z. Xu, Z. Zhang, F. Wang, L. M. Tolbert and B. J. Blalock, "Evaluation of 600 V cascode GaN HEMT in device characterization and all-GaN-based LLC resonant converter," 2013 IEEE Energy Conversion Congress and Exposition, 2013, pp. 3571-3578, doi: 10.1109/ECCE.2013.6647171.
- [7] Z. Xu, W. Zhang, F. Wang, L. M. Tolbert and B. J. Blalock, "Investigation of 600 V GaN HEMTs for high efficiency and high temperature applications," *IEEE Applied Power Electronics Conference and Exposition*, 2014, pp. 131-136, doi: 10.1109/APEC.2014.6803299.
- [8] R. Mitova, R. Ghosh, U. Mhaskar, D. Klikic, M. X. Wang and A. Dentella, "Investigations of 600-V GaN HEMT and GaN Diode for Power Converter Applications," *IEEE Transactions on Power Electronics*, vol. 29, no. 5, pp. 2441-2452, May 2014, doi: 10.1109/TPEL.2013.2286639.
- [9] J. Millán, P. Godignon, X. Perpiñà, A. Pérez-Tomás and J. Rebollo, "A Survey of Wide Bandgap Power Semiconductor Devices," *IEEE Transactions on Power Electronics*, vol. 29, no. 5, pp. 2155-2163, May 2014, doi: 10.1109/TPEL.2013.2268900.
- [10] X. Ding, Y. Zhou and J. Cheng, "A review of gallium nitride power device and its applications in motor drive," *CES Transactions on Electrical Machines and Systems*, vol. 3, no. 1, pp. 54-64, March 2019, doi: 10.30941/CESTEMS.2019.00008.
- [11] E. A. Jones, F. Wang and B. Ozpineci, "Application-based review of GaN HFETs," 2014 IEEE Workshop on Wide Bandgap Power Devices and Applications, 2014, pp. 24-29.
- [12] D. Ueda, T. Fukuda, S. Nagai, H. Sakai, N. Otsuka, T. Morita, N. Negoro, T. Ueda, T. Tanaka, "Present and Future of GaN Power Devices," *CIPS* 2014; 8th International Conference on Integrated Power Electronics Systems, 2014, pp. 1-5.
- [13] L. L. Jenkins, C. G. Wilson, J. D. Moses, J. M. Aggas, B. K. Rhea and R.N. Dean, "The impact of parallel GaN HEMTs on efficiency of a 12-to-1 V buck converter," *The 1st IEEE Workshop on Wide Bandgap Power Devices and Applications*, 2013, pp. 197-200, doi: 10.1109/WiPDA.2013.6695596.
- [14] Y. Cai, Y. Zhou, K. J. Chen and K. M. Lau, "High- Performance Enhancement-Mode AlGaN/GaN HEMTs Using Fluoride-Based Plasma Treatment," *IEEE Electron Device Letters*, vol. 26, no. 7, pp. 435-437, July 2005, doi: 10.1109/LED.2005.851122.
- [15] E. A. Jones, F. Wang, B. Ozpineci, "Application-based review of GaN HFETs," 2014 IEEE Workshop on Wide Bandgap Power Devices and Applications, 2014, pp. 24-29, doi: 10.1109/WiPDA.2014.6964617.



- [16] F. Roccaforte, G. Greco, P. Fiorenza and F. Iucolano, "An Overview of Normally-Off GaN-based High Electron Mobility Transistors," *Materials*, vol. 12, no. 10, p. 1599, 2019, doi: 10.3390/ma12101599.
- [17] X. Huang, T. Liu, F. C. Lee and Q. Li, "Evaluation and applications of 600V/650V enhancement-mode GaN devices," 2015 IEEE 3rd Workshop on Wide Bandgap Power Devices and Applications (WiPDA), 2015, pp. 113-118, doi: 10.1109/WiPDA.2015.7369318.
- [18] E. A. Jones, F. F. Wang and D. Costinett, "Review of commercial GaN power devices and GaN-based converter design challenges," *IEEE Journal* of Emerging and Selected Topics in Power Electronics, vol. 4, no. 3, pp. 707-719, Sept. 2016, doi: 10.1109/JESTPE.2016.2582685.
- [19] T. Oka, "Recent development of vertical GaN power devices," Japanese Journal of Applied Physics, vol. 58, pp. SB0805, 2019, doi: 10.7567/1347-4065/ab02e7.
- [20] Y. Zhang, M. Sun, Z. Liu, D. Piedra, H-S Lee, F. Gao, T. Fujishima and T. Palacios, "Electrothermal simulation and thermal performance study of GaN vertical and lateral power transistors," *IEEE Transactions on Electron Device*, vol. 60, pp. 2224-2230, July 2013, doi: 10.1109/TED.2013.2261072.
- [21] N. K. Jaiswal and V. N. Ramakrishnan, "Vertical GaN reverse trench-gate power MOSFET and DC-DC converter," *Transactions on Electrical and Electronic Materials*, vol. 22, pp. 363-371, 2021, doi: 10.1007/s42341-020-00248-2.
- [22] H. Amano et al., "The 2018 GaN power electronics roadmap" Journal of Physics D: Applied Physics, vol. 51, no. 16, p. 163001, 2018, doi: 10.1088/1361-6463/aaaf9d.
- [23] R. Li, Y. Cao, M. Chen and R. Chu, "600 V/1.7 Ω normally-off GaN vertical trench metal oxide semiconductor field-effect transistor," *IEEE Electron Device Letters*, vol. 37, no. 11, pp. 1466-1469, Nov. 2016, doi: 10.1109/LED.2016.2614515.
- [24] C. Liu, R. A. Khadar and E. Matioli, "GaN-on-Si Quasi-vertical power MOSFETs," *IEEE Electron Device Letters*, vol. 39, no. 1, pp. 71-74, Jan. 2018, doi: 10.1109/LED.2017.2779445.
- [25] R. A. Khadar, C. Liu, R. Soleimanzadeh and E. Matioli, "Fully-vertical GaN-on-Si power MOSFETs," *IEEE Electron Device Letters*, vol. 40, no. 3, pp. 443-446, March 2019, doi: 10.1109/LED.2019.2894177.
- [26] W. Li, K. Nomoto, K. Lee, S. M. Islam, Z. hu, M. Zhu, X. Gao, M. Pilla, D. Jena, H. G. Xing, "Development of GaN Vertical Trench-MOSFET With MBE Regrown Channel," *IEEE Transactions on Electron Devices*, vol. 65, no. 6, pp. 2558-2564, June 2018, doi: 10.1109/TED.2018.2829125.
- [27] N. K. Jaiswal, V. N. Ramakrishnan and S. D. Roy, "Vertical GaN Split Gate Trench MOSFET with Improved High Frequency FOM," 2020 IEEE 17th India Council International Conference (INDICON), 2020, pp. 1-5, doi: 10.1109/INDICON49873.2020.9342354.
- [28] T. Oka, Y. Ueno, T. Ina, and K. Hasegawa, "Vertical GaN-based trench metal oxide semiconductor field-effect transistors on a free-standing GaN substrate with blocking voltage of 1.6 kV," *Applied Physics Express*, vol. 7, no. 2, p. 021002, Jan 2014, doi: 10.7567/APEX.7.021002.
- [29] T. Oka, T. Ina, Y. Ueno, and J. Nishii, "1.8 mΩ.cm<sup>2</sup> vertical GaNbased trench metal-oxide-semiconductor-field-effect transistors on a freestanding GaN substrate for 1.2-kV-class operation," *Applied Physics Express*, vol. 8, no. 5, p. 054101, April 2015, doi: 10.7567/APEX.8.054101.
- [30] C. Gupta, C. Lund, S. H. Chan, A. Agarwal, J. Liu, Y. Enatsu, S. Keller and U. K. Mishra. "In Situ Oxide, GaN Interlayer-based vertical trench MOS-FET (OG-FET) on bulk GaN substrates," *IEEE Electron Device Letters*, vol. 38, no. 3, pp. 353-355, March 2017, doi: 10.1109/LED.2017.2649599.
- [31] S. Chowdhury, J. Kim, C. Gupta, S. Keller, S-H Chan and U. K. Mishra, "Trenched vertical power field effect transistors with improved on-resistance and breakdown voltage," *U. S. Patent*, 20170125574A1, May 2017.
- [32] D. Ji, W. Li and S. Chowdhury, "A Study on the Impact of Channel Mobility on Switching Performance of Vertical GaN MOSFETs," *IEEE Transactions on Electron Devices*, vol. 65, no. 10, pp. 4271-4275, Oct. 2018, doi: 10.1109/TED.2018.2864260.
- [33] K. Han, B. J. Baliga and W. Sung, "Split-Gate 1.2 kV 4H-SIC MOSFET: Analysis and Experimental Validation," *IEEE Electron Device Letters*, vol. 38, no. 10, pp. 1437-1440, Oct. 2017, doi: 10.1109/LED.2017.2738616.
- [34] N. K. Jaiswal, V. N. Ramakrishnan and S. deb Roy, "Optimization of Vertical GaN based SGT-MOSFET for low R<sub>on</sub>," 2020 IEEE Workshop on Wide Bandgap Power Devices and Apllications in Asia (WiPDA Asia), 2020, pp. 1-5, doi: 10.1109/WiPDAAsia49671.2020.9360257.
- [35] N. K. Jaiswal, V. N. Ramakrishnan, "A comparative analysis and an optimized structure of vertical GaN floating gate trench MOSFET for high-

frequency FOM," Semiconductor Science and Technology, vol. 37 no. 7, pp. 075001, 2022.

- [36] J. J. Wierer, J. R. Dickerson, A. A. Allerman, A. M. Armstrong, M. H. Crawford and R. J. Kaplar, "Simulations of Junction Termination Extensions in Vertical GaN Power Diodes," *IEEE Transactions on Electron Devices*, vol. 64, no. 5, pp. 2291-2297, 2017.
- [37] M. Shurrab, A. Siddiqui, and S. Singh, "Counter-doped multizone junction termination extension structures in vertical GaN diodes," *IEEE Journal of the Electron Devices Society* no. 7, pp. 287-294, 2019.
- [38] M. Shurrab, and S. Singh, "Implantation-free edge termination structures in vertical GaN power diodes," *Semiconductor Science and Technology* vol. 35, no. 6, pp. 065005, 2020.
- [39] A. Challa, J. Lee, J. Jung and H. Jang, "Power semiconductor devices having termination structures and methods of manufacture," U.S. Patent, US 7855415 B2, 2010.
- [40] Y. Tian, Z. Yang, Z. Xu, S. Liu, W. Sun, L. Shi, Y. Zhu, P. Ye, and J. Zhou, "Novel failure mechanism and improvement for split-gate trench MOSFET with large current under unclamped inductive switch stress," *Superlattices and Microstructures*, vol. 116, pp.151-163, 2018.
- [41] TCAD Sentaurus Device Manual, Synopsys, Inc., Mountain View, CA, USA, 2020.
- [42] L. Chen, O. J. Guy, M. R. Jennings, P. Igic, S. P. Wilks and P. A. Mawby, "Study of 4H-SiC trench MOSFET structures," *Solid State Electronics*, vol. 49 no. 7, pp. 1081-1085, July 2005, DOI: 10.1016/j.sse.2005.05.003.
- [43] Z. Renqiang, et al. "Enhancing ON-and OFF-state performance of quasivertical GaN trench MOSFETs on sapphire with reduced interface charges and a thick bottom dielectric," *IEEE Electron Device Letters*, vol. 43, no. 3, pp. 346-349, 2022.
- [44] Y. Cao, R. Chu, R. Li, M. Chen, R. Chang and B. Hughes, "High-voltage vertical GaN Schottky diode enabled by low-carbon metal-organic chemical vapor deposition growth," *Applied Physics Letters*, vol. 108, no. 6, p. 062103, Feb. 2016, doi: 10.1063/1.4941814.
- [45] R. Quay, "Gallium Nitride Electronics," Springer Series in Materials Science, Springer, 2008.
- [46] H. Hahn, G. Lükens, N. Ketteniss, H. Kalisch and A. Vescan, "Recessed-Gate Enhancement-Mode AlGaN/GaN Heterostructure Field-Effect Transistors on Si with Record DC Performance," *Applied Physics Express* vol. 4, p. 114102, 2011.
- [47] M. Kodama, M. Sugimoto, E. Hayashi, N. Soejima, O. Ishiguro, M. Kanechika, K. Itoh, H. Ueda, T. Uesugi and T. Kachi, "GaN-based trench gate metal oxide semiconductor field-effect transistor fabricated with novel wet etching," *Applied Physics Express*, vol. 1, no. 2, pp. 021104, Feb. 2008, doi: 10.1143/APEX.1.021104.
- [48] M. Sugimoto, M. Kanechika, T. Uesugi and T. Kachi, "Study on leakage current of pn diode on GaN substrate at reverse bias," *Physics Status Solidi C*, vol. 8, no. 7-8, pp. 2512-2514, 2011, doi: 10.1002/pssc.201000935.
- [49] Y. Zhang, M. Sun, D. Piedra, M. Azize, X. Zhang, T. Fujishima and T. Palacios, "GaN-on-Si vertical Schottky and p-n diodes," *IEEE Electron Device Letters*, vol. 35, no. 6, pp. 618-620, June 2014, doi: 10.1109/LED.2014.2314637.
- [50] V. Talla, "BOE wet etch of Silicon Dioxide," *Thesis*, University of Washington, Seattle, May 2011.
- [51] J. Hu, Y. Zhang, M. Sun, D. Piedra, N. Chowdhury and T. Palacios, "Materials and processing issues in vertical GaN power electronics," *Materials science in semiconductor processing*, vol. 78, pp. 75-84, May 2018, doi: 10.1016/j.mssp.2017.09.033.
- [52] B. J. Baliga, "Power Semiconductor Device Figure of Merit for Highfrequency Applications," *IEEE Electron Device Letters*, vol. 10, no. 10, pp. 455-457, Oct. 1989, doi: 10.1109/55.43098.
- [53] T. Sarkar, S. Sapp and A. Challa, "Enhanced shielded-gate trench MOSFETs for high-frequency, high-efficiency computing power supply applications," 2013 Twenty-Eighth Annual IEEE Applied power Electronics Conference and Exposition (APEC), 2013, pp. 507-511, doi: 10.1109/APEC.2013.6520257.
- [54] J. Ejury, "How to compare the figure of merit (FOM) of MOSFETs," *Infineon*, Neubiberg, Germany, Application Note, 2003.
- [55] L. Efthymiou et al., "Zero reverse recovery in SiC and GaN Schottky diodes: A comparison," 2016 28th International Symposium on Power Semiconductor Devices and ICs (ISPSD), 2016, pp. 71-74, doi: 10.1109/ISPSD.2016.7520780.
- [56] Transphorm, "TPH3205WS : 600 V cascade GaN FET in TO-247," 2018.
- [57] J. Brown, "Power MOSFET basics: Understanding gate charge and using it to assess switching performance," Vishay Siliconix, Columbus, NE, USA, *Application Note* AN608, 2004.

IEEE Access<sup>.</sup>

Author et al.: Preparation of Papers for IEEE TRANSACTIONS and JOURNALS

[58] Infineon, "How to select the right CoolMOS and its power handling capability: AN-CoolMOS-03," *Application Note*, V1.2, 2002.



NILESH KUMAR JAISWAL received M.Tech degree in microelectronics and control systems from Dayanand Sagar College of Engineering, Bengaluru, India, in 2013. He is currently pursuing a Ph.D. degree in the Department of Micro and Nanoelectronics, School of Electronics Engineering, Vellore Institute of Technology, Vellore, India. He has authored or coauthored articles in reputed journals, and book chapters, and conference papers. His research interests include designing and op-

timizing novel GaN based power semiconductor devices and also designing converter circuits for automotive applications.



V. N. RAMAKRISHNAN received the M.E. and Ph.D. degree in electronics engineering from Anna University, India, in 2004 and 2015 respectively. He is currently working as an Associate Professor in the Dept. of Micro and Nanoelectronics, School of Electronics Engineering, VIT, Vellore, India. His present research interest includes nano-scale device modeling, Design of GaN based vertical power MOSFETs and ReRAMs. He published many research articles in reputed journals and

presented papers in conferences.