# Auxiliary Submodule Power Supply for a Medium Voltage Modular Multilevel Converter

Alexandre Christe, Marko Petkovic, Ignacio Polanco, Milan Utvic, and Drazen Dujic

Abstract—The auxiliary submodule power supply is a vital component of a modular multilevel converter submodule or any multi-submodule converter. Considering the high isolation requirements and difficulties to provide power from the ground potential, the auxiliary submodule power supply must be simple, work reliably and not compromise the submodule's reliability. A flyback supply from the submodule's dc link with multiple sets of isolated secondary windings solves at once the low-voltage generation and the required voltage isolation for semiconductor gate circuits and protection without need for an externally supplied lowvoltage input to the submodule (high-isolation connection). This paper presents an isolated, flyback-based auxiliary submodule power supply with planar magnetic, printed circuit board integrated windings and multiple isolated outputs for a medium voltage modular multilevel converter as well as detailed electrical and magnetic mathematical modelling, technological integration challenges description and proper experimental test considerations.

*Index Terms*—Auxiliary submodule power supply (ASPS), flyback, modular multilevel converter (MMC), planar transformer.

#### NOMENCLATURE

| $V_{\rm sm}$         | Submodule voltage.                           |
|----------------------|----------------------------------------------|
| $L_{\rm p}$          | Flyback transformer primary inductance.      |
| $I_{\rm p}$          | Primary peak current.                        |
| $\dot{D}$            | Duty cycle.                                  |
| $f_{\rm sw}$         | Switching frequency.                         |
| N                    | Turns number.                                |
| $\mu_0$              | Permeability in vacuum.                      |
| $\mu_{\rm r}$        | Relative permeability.                       |
| $\mathcal{R}$        | Magnetic reluctance.                         |
| $l_{ag}$             | Air-gap length.                              |
| $V_{\rm DS}$         | Drain to source voltage.                     |
| $V_L$                | Voltage spike due to the leakage inductance. |
| $V_{\rm D}$          | Rectifier diode forward voltage drop.        |
| $R_{\text{load,eq}}$ | Equivalent load resistance.                  |
| $C_{\rm out,eq}$     | Equivalent output capacitance.               |
| $R_{\rm ESR}$        | Equivalent series resistance.                |

Manuscript received June 18, 2019. This work is part of the Swiss Competence Centers for Energy Research (SCCER) initiative which is supported by the Swiss Commission for Technology and Innovation (CTI).

## I. INTRODUCTION

The modular multilevel converter (MMC) is being considered as the most promising technology in the medium-voltage high-power conversion field. Desirable characteristics such as modularity, scalability, high efficiency and outstanding harmonic performance are achieved by means of the connection of a large number of low-voltage rating submodules (SMs). In recent years, at MMC system level, modulation techniques, modelling and control strategies have been the main topics for specialized researchers and industry. Less attention has been paid to the submodule (SM) level since, in most cases, it is a simple and well known topology. Nevertheless, in a real implementation, the SM is a complex and challenging integration of 1) a half or full IGBT-based power bridge, their gate drivers and dc bus capacitors, 2) a hardware-level over-voltage and over-current circuit detection and their bypass circuit, 3) critical voltage, current and temperature measurements, 4) a control unit to perform analog-to-digital conversions, control actions, monitoring and upstream communication protocols, and 5) an auxiliary submodule power supply (ASPS) to supply with a low voltage each component. In this sense, ASPS's technological selection along with designing, manufacturing and testing process must receive particular attention since high voltage isolation requirements have to be achieved among other critical characteristics as reliability, safety, practicality, efficiency and cost-effectiveness.

Solutions such as tapped-inductor buck converter with one or multiple series connected switches in the high-voltage side and a single non-isolated output are presented in [1] and [2] respectively. Additional components are needed in multiswitch topologies in order to synchronize their operation. Conversely, an isolated and centralized external power supply based on a LLC resonant converter is presented in [3] with the starting-up possibility from de-energized converter. Widely used, isolated and non-centralized internal power supply solutions based on flyback converters are popular choices. For instance, [4] presents a common flyback design to address high voltage power electronics device supply. [5] shows a two-switches flyback power supply for a 1300 V SM input voltage, where proper switches synchronization has to be addressed to avoid voltage stress and voltage oscillations across them. [6] shows a high voltage input auxiliary power supply based on a two stages cascade flyback converter. The

All authors are with the Power Electronics Laboratory, École Polytechnique Fédérale de Lausanne (e-mail: alexandre.christe@epfl.ch; marko.petkovic@epfl.ch; drazen.dujic@epfl.ch; drazen.dujic@epfl.ch.

Digital Object Identifier 10.24295/CPSSTPEA.2019.00020



Fig. 1. 0.5 MVA rectifier composed of two MMC connected, through a conventional twelve pulse transformer, to the ac grid and their dc terminals connected in series to generate arbitrary voltage in the range of  $\pm 10$  kV.

first stage is based on flyback converter and the second stage is based on a commercial power supply. In this case, a stability model between both stages must be established to achieve proper operation. Single power switch [7], [8] and two switches [9] input-series output-parallel (ISOP) power supplies have been presented as well. Even though ISOP configuration is able to meet a high-voltage input and highpower output with a simple principle, it must overcome technical challenges beyond flyback's design, such as input capacitor voltage balance, start-up synchronization and input voltage unbalance protection. It is also important to emphasize that previously presented solutions have left aside other critical design aspects as well as construction and test considerations. In fact, [1], [2], [4]-[9] do not consider partial discharge test and show only one low-voltage output, which may not be enough to supply all circuits in a SM or may require an extra (commercial) isolated power supply. Solely [6] presents stability test, [5] presents thermal test and [7] presents shut-down test, while [3], [4] do not show start-up test.

This paper proposes an isolated, flyback-based ASPS with planar magnetic, PCB integrated windings and multiple isolated outputs as a feasible and simple low-voltage components power supply solution for a SM in a medium voltage MMC application. Additionally, this paper describes extensively its design procedure, taking in account electrical and magnetic mathematical modelling, technological integration challenges as well as proper experimental test considerations. Section II presents an overview of the SM application and characteristics, giving way to ASPS's requirements. Section III describes the electrical design procedure and presents the main mathematical expressions and assumptions. Section IV presents the detailed design of a planar transformer with printed circuit board (PCB) integrated windings, which is supported by finite element method (FEM) simulations. Section V derives a small signal model and control loop design for the case of a flyback with multiple outputs. Section VI provides the final implementation results as well as a thorough experimental verification of the ASPS operation. Section VII concludes the paper.

#### II. SUBMODULE APPLICATION OVERVIEW

Even though MMCs are intended to be used in a wide range of applications, by way of illustration, a 0.5 MVA rectifier, made out of two MMCs with 48 low voltage SMs in each, has been considered [10], able to generate arbitrary voltage in the range of 10 kV at its dc terminals (cf., Fig. 1). The MMC SM (cf., Fig. 2) is built with a 1.2 kV/50 A IGBT H-bridge module, which can operate either as unipolar or bipolar SM depending on the hardware reconfiguration (HR) connection. The capacitor bank is made out of  $6 \times 1.5$  mF/400 V electrolytic capacitors, for a total SM capacitance of 2.25mF. The SM bypass is a twofold: a fast and non-permanent bypass is realized with a 1.2 kV/72 A anti-parallel thyristors module (THYB), while the permanent SM bypass is provided by a relay. The SM's bypass is either triggered by the local SM controller (e.g., in case a gate driver fault is detected) or as last resort with a chain of transil diodes located at the SM terminals to detect over-voltages (OVD). Additional information on the MMC design is available in [11]–[14]. Consequently, isolated voltages have to be provided to the semiconductor's gate drivers (IGBTs), SM's controller, ASPS self-supply and protection circuit (over voltage detection sub-circuitry, antiparallel thyristors and permanent bypass relay). This can be realized at once with a transformer<sup>1</sup> with multiple outputs (cf., Fig. 3). The transformer described and designed must have six sets of secondary windings:

 $1 \times 5$  V, 4 W for the SM's controller supply ( $V_{\text{out},+5V}$ ).

<sup>1</sup>Even though the magnetic circuit in a flyback converter is actually a multiwinding inductor, for the sake of brevity and schematic representation, we will refer to it as a multi-winding transformer in this paper.



Fig. 2. MMC SM functionality: hardware reconfiguration (HR), anti-parallel thyristor bypass (THYB), relay bypass (RELB), over-voltage detection (OVD) and SM controller (CTRL). The SM's reference potential is common with the controller ground and is connected to the SM's enclosure that is on a floating potential.



Fig. 3. Simplified flyback circuit with 7 sets of windings as a result of specific design requirements. The bias circuit and additional filtering elements have been omitted. The pin numbers are matching the ones on the planar transformer PCB. Each IGBT gate driver is supplied by a separated winding.

This output has to be tightly regulated in closed-loop. In practice, this is a tapped winding with the  $V_{+15V}$  winding used to power the PWM controller. The SM's ground potential is common with the SM controller's ground.

- $4 \times 15$  V, 1.5 W for the IGBT gate drivers ( $V_{out,GD1.4}$ ). An additional 900 V isolation is required between the upper and lower gate driver's windings.
- $1 \times 80$  V, 15 W for 15 s operation when activated for the protection circuit ( $V_{out,prot}$ ). The voltage is on purpose high in order to obtain a sufficiently large energy buffer with a relatively low storage capacitance value ( $E \propto V^2 - E \propto C$  trade-off).

The SMs are first charged passively from outside (e.g., with an inrush current limiting resistor from the ac side). In that way, it only gets charged to the peak of the ac voltage, which

TABLE I TECHNICAL SPECIFICATIONS PER WINDING FOR THE PLANAR TRANSFORMER

| XX7: 1:                |      | Voltage ( | D    |                        |
|------------------------|------|-----------|------|------------------------|
| Winding                | Min. | Nom.      | Max. | - Power                |
| Primary (pri)          | 200  | 625       | 900  | $\approx 20 \text{ W}$ |
| Protection (prot)      |      | 80        |      | 15 W-15 s              |
| +5 V                   |      | 5         |      | 4 W                    |
| +15V                   |      | 15        |      | 1 W max.               |
| Gate drivers (GD) (4x) |      | 15        |      | 1.5 W each             |

roughly corresponds to approximately 35% of the nominal SM voltage. As a consequence, in order to enable active charging (in closed-loop), the ASPS should start its operation at a relatively low voltage. The minimum SM voltage at which the ASPS is expected to operate is set to  $V_{\text{SM,min}} = 200$  V. The nominal SM voltage is  $V_{\text{SM,nom}} = 625$  V (considering a connection with a 5 kV<sub>dc</sub> bus, with 8 SM per branch of one MMC). The maximum SM voltage, related to the threshold voltage at which the SM's bypass gets activated for preserving its components (both the IGBTs and capacitors), is set to  $V_{\text{SM,max}} = 900$  V. The estimated ASPS input power is 20 W. The specification for the planar transformer is summarized in Table I.

#### **III. ASPS ELECTRICAL DESIGN**

For sake of simplicity, the following developments consider only one secondary. All the results presented in this section can be extended to the case with six (or more) outputs.

#### A. PWM Controller

As the input ASPS voltage and load vary over a wide range,

the IC UCC28C44 [15] performing a current mode control is chosen. The control loop is the following: a fast inner control loop acts on the switch current (feedback of the primary current with a sensing resistor) and a slower outer control loop acts on the voltage (feedback of the +5 V controlled output voltage with a resistive divider. The other outputs are crossregulated). Since both the input and +5 V output share the same ground, there is no need for an isolated feedback of the controlled voltage.

## B. Duty Cycle and Primary Inductance

The maximum duty cycle,  $D_{max} = 0.5$  is set by the PWM controller, which operates in discontinuous conduction mode (DCM). This condition, combined with the minimum SM voltage, gives the turns ratio between the primary and the secondary winding. For the calculation, the protection winding was taken, but the same holds for any other winding:

$$D_{\text{max}} = \frac{V_{\text{prot}} N_{\text{p}}}{V_{\text{prot}} N_{\text{p}} + V_{\text{SM,min}} N_{\text{s,prot}}} = 0.5 \rightarrow \frac{N_{\text{p}}}{N_{\text{s,prot}}} = \frac{5}{2}$$
(1)

The condition on the turns ratio and maximum SM voltage gives the minimum duty cycle:

$$D_{\min} = \frac{V_{\text{prot}} N_{\text{p}}}{V_{\text{prot}} N_{\text{p}} + V_{\text{SM}, \max} N_{\text{s, prot}}} = \frac{2}{11} \simeq 0.182$$
(2)

Additionally, the nominal duty cycle is estimated to  $D_{\text{nom}} = 0.242$ , which is relevant for evaluating the magnetic field density norm and eventual saturation level in the transformer core. The primary inductance to be matched is defined in (3). This value is relevant for the choice of the semiconductor's current rating.

$$L_{\rm p} = \frac{V_{\rm SM,min}^2 D_{\rm max}^2}{2P_{\rm in} f_{\rm sw}}$$
(3)

The obtained primary inductance is  $L_p = 12.5$  mH with  $f_{sw} = 20$  kHz, which was found as trade-off between the efficiency and power density.

#### C. Semiconductor Device Sizing

The semiconductor device selected for this application is an N-chanel enhancement mode MOSFET. The drain to source voltage that the MOSFET has to withstand [16] is derived considering the worst case scenario, i.e., at  $V_{SM,max}$  input voltage together with a voltage spike due to the leakage inductance, which is estimated at 30% of the input voltage, and the highest reflection voltage coming from the +5 V output:

$$V_{\rm DS} = 1.3 \left( V_{\rm SM,max} \right) + \left( \frac{N_{\rm p}}{N_{\rm s}} \right) \left( V_{\rm out,+5V} + V_{\rm D} \right) \tag{4}$$

From (4), the maximum voltage that the MOSFET has to withstand is 1.41 kV. The current rating of the switch is:

$$I_{\rm DS,pk} = \frac{V_{\rm out,+5V} (1 - D_{\rm max})}{L_{\rm p} f_{\rm sw}} \frac{N_{\rm p}}{N_{\rm s}} = 0.4 \text{ A}$$
(5)

The selected semiconductor device is the 1.5 kV/2 A 2SK4177MOSFET from ON Semiconductor [17]. The 2SK4177 comes in a TO-263-2L package, which perfectly conforms to the space constraints on the SM.

#### D. MOSFET Gate Driver

The selected MOSFET has a gate capacitance  $Q_{g(on)} = 39$  nC. The peak gate current is limited by an additional gate resistor, so that it remains below one third of the maximum current that the PWM controller can output ( $I_{g,max} = 1$  A). Taking into account the 10  $\Omega$  impedance to rail of the controller, a safe choice is around 35  $\Omega$ . For the discharge, the sink to ground can take much higher current, so a small 15  $\Omega$  is put in series with a Schottky diode on the return path, all in parallel with the 35  $\Omega$  resistor.

#### E. Snubber Circuit

In order to protect the MOSFET from voltage spikes, a RCD snubber circuit is used, as indicated in Fig. 3. The snubber resistor  $R_{\rm sn}$  and capacitor  $C_{\rm sn}$  values are obtained from (6b) and (6c) according to [18]. The snubber voltage  $V_{\rm sn}$  is taken as 2~2.5 times the reflected output voltage  $V_{\rm ro} = 240$  V (slightly higher than  $(N_{\rm pri}/N_{+5V})$   $V_{+5V}$  due to the leakage inductance). The leakage inductance is considered to be 3% of the magnetizing inductance, i.e.,  $L_{\sigma} = 375 \ \mu$ H. The snubber voltage ripple  $\Delta V_{\rm sn}$  should not be greater than 10%~15%.

$$\Delta V_{\rm sn} = \frac{V_{\rm sn}}{C_{\rm sn} R_{\rm sn} f_{\rm sw}} \tag{6a}$$

$$R_{\rm sn} = \frac{V_{\rm sn}^2}{\frac{1}{2} f_{\rm sw} L_{\rm \sigma} I_{\rm DS, pk}^2 \frac{V_{\rm sn}}{V_{\rm m} - V_{\rm m}}}$$
(6b)

$$C_{\rm sn} = \frac{V_{\rm sn}}{R_{\rm sn}\Delta V_{\rm sn}f_{\rm sw}}$$
(6c)

As a result, the values of the snubber resistor and capacitor are 192 k $\Omega$  and 2.7 nF respectively. The snubber diode is BYG10Y, with  $V_{\text{RRM}} = 1.6 \text{ kV}$  [19].

#### F. Start-up Circuit

A series *R*-*C* bias circuit powers the PWM controller from the dc-link until the  $V_{+15V}$  output gets activated (the turnonthreshold for the PWM controller is  $V_{DD} = 14.5$  V, while the turn-off threshold is  $V_{DD} = 9.5$  V). The bias circuit is sized considering  $V_{\rm SM}(t) = \frac{dV_{\rm SM}}{dt} t$  (approximately, linear behavior at beginning of capacitor charge) with  $\frac{dV_{\rm SM}}{dt} = 1450$  V/s (from 0 V to 290 V in 200 ms from passive charging) and  $V_{\rm DD} = 14.5$  V past 0.5 s. The resistor and capacitor  $R_{\rm in}$  and  $C_{\rm in}$  are obtained with (7).

$$V_{\rm DD}(t) = \frac{\mathrm{d}V_{\rm SM}}{\mathrm{d}t} \left(t - R_{\rm in}C_{\rm in}\right) + \frac{\mathrm{d}V_{\rm SM}}{\mathrm{d}t} R_{\rm in}C_{\rm in}e^{-\frac{t}{R_{\rm in}C_{\rm in}}}$$
(7)

Choosing  $R_{in} = 1.4 \text{ M}\Omega$  and  $C_{in} = 10 \mu\text{F}$ ,  $V_{DD}$  will take 533 ms to reach the desired voltage. A 18 V Zener diode prevents  $V_{DD}$  from exceeding the controller limit.

#### G. Output Filtering and Rectification Diodes

Since  $V_{\text{out},+5\text{V}}$  is supplying the SM controller, the voltage ripple on this output must be lower than specified by the SM controller. For this reason, a maximum of 1%  $\Delta V_{\text{pk,pk}}$  is allowed, i.e., 50 mV. According to [20]:

$$C_{\text{out,min,+5V}} = \frac{I_{\text{out,max,+5V}} D_{\text{max}}}{f_{\text{sw}} \Delta V_{\text{pk,pk}}}$$
(8)

This leads to  $C_{\text{out,min,+5V}} = 0.4 \text{ mF}$ . The actual filter capacitance is increased to 3 mF for safety margin.

For the +15 V output, no large capacitance is needed, since the power consumption is low.  $C_{out,+15V}$  is set to 11  $\mu$ F.

The current flowing through the gate driver outputs is approximately 100 mA and the maximum ripple allowed is  $\Delta V_{\text{pk,pk}} = 100$  mV. For the gate driver outputs, the minimum capacitance is  $C_{\text{out,min,GD}} = 25 \,\mu\text{F}$ . The actual filter capacitance is increased to 100  $\mu$ F for safety margin.

The protection output is not requiring any filtering, since a larger energy buffer (required to activate the permanent bypass in case of supply loss) is present on the receiver end.

The output rectifier diodes used are MURS340 [21] for the  $V_{+5V}$  output and MURS160 [22] for all the other outputs. The reason for this choice is the current rating of MURS340 and MURS160 of 1 A and 3 A, respectively. These ratings are high enough compared to the output current flowing through them, which is in range of 67~800 mA, according to Table I.

#### IV. ASPS MAGNETIC DESIGN

The magnetic part of the ASPS comprises a planar transformer with seven windings in total (cf., Fig. 3). The use of PCB integrated windings allows for a very compact transformer design, which means cores with small window heights are well suited. Moreover, all units will have almost identical electrical parameters. The design presented in this paper has considered the following manufacturing constraints and minimum requirements: 1) track width of 200  $\mu$ m and 2) 200  $\mu$ m track spacing if the tracks belong to the same net (i.e., winding). The main impact of those constraints results in the maximum achievable number of turns per layer, or in the minimum number of layers per winding.

#### A. Reluctance Model

A combination of a ferrite planar E-core and its matching Icore is selected in order to obtain a design with a reasonable window height utilization. An air-gap is considered on the center limb, where the majority of the magnetic energy isstored during the power transfer from the primary to the secondaries. The PCB containing the windings is placed at the bottom of the window area (the furthest from the air-gap) in order to minimize the winding losses [23]. The core geometry and its parametrization are presented in Fig. 4(a).

The detailed expressions for each reluctance according to the partitioning in Fig. 4(b) are given in (9). The core reluctance expressions follow [24].

$$\mathcal{R}_{1} = \frac{\frac{\pi}{8}(H + F/2)}{\mu_{0}\mu_{r}(I_{p,max})C(H + F/2)/2}$$
(9a)

$$\mathcal{R}_2 = \frac{M}{\mu_0 \mu_r (I_{p,max}) CL}$$
(9b)

$$\mathcal{R}_{3} = \frac{\frac{\pi}{8}(H+L)}{\mu_{0}\mu_{r}(I_{p,\max})C(H+L)/2}$$
(9c)

$$\mathcal{R}_4 = \frac{D}{\mu_0 \mu_r (I_{p,max}) CL}$$
(9d)

$$\mathcal{R}_{5} = \frac{\frac{\pi}{8}[(B - D) + L]}{\mu_{0}\mu_{r}(I_{p,max})C[(B - D) + L]/2}$$
(9e)

$$\mathcal{R}_6 = \frac{M}{\mu_0 \mu_r (I_{p,\max}) C(B - D)}$$
(9f)

$$\mathcal{R}_7 = \frac{\frac{8}{\pi} [(B - D) + F/2]}{\mu_0 \mu_r (I_{p,max}) C[(B - D) + F/2]/2}$$
(9g)

$$\mathcal{R}_8 = \frac{D - l_{ag}}{\mu_0 \mu_r (I_{p,max}) C(F/2)}$$
(9h)

$$2\mathcal{R}_{\text{core}} = \sum_{i=1}^{8} \mathcal{R}_i \tag{9i}$$

The air-gap reluctance  $R_{ag}$  accounts for the fringing flux (the effective air-gap is larger than the core's cross-section at the air-gap) as presented in [25]. Details about its calculation are presented in Appendix. The total circuit reluctance is given as a function of the air-gap length:

$$\mathcal{R}_{\text{tot}}\left(l_{\text{ag}}\right) = \frac{1}{2} \left(2 \mathcal{R}_{\text{core}} + \mathcal{R}_{\text{ag}}\right) \tag{10}$$



Fig. 4. Ferrite core. (a) Geometry parametrization. (b) Magnetic circuit partitioned into reluctances. For symmetry reasons, only its half is represented.

#### B. Design Optimization

The design specifications are summarized in Table II. The first element to be evaluated is the minimum allowable number of turns on the primary winding so that the maximum flux density in the core remains way below saturation ( $B_{max} = k_{sat}B_{sat} < B_{sat}$ ). Note that  $k_{sat}$  can be relatively high (close to one) without affecting the performance of the converter at nominal SM voltage, since both the peak primary current and the duty cycle (close to  $D_{nom}$ ) are decreasing.

$$B_{\max} = \frac{\Phi_1}{2A_8} = \frac{L_p I_{p,\max}}{N_p 2A_8} = \frac{V_{\text{SM},\max} D_{\min} T_{\text{sw}}}{N_p 2A_8}$$
$$\rightarrow N_{p,\min} = \operatorname{ceil}\left(\frac{V_{\text{SM},\max} D_{\min} T_{\text{sw}}}{2A_8 B_{\max}}\right)$$
(11)

where  $2A_8 = FC$  is the core center limb's cross-section.  $L_p$  is matched by adjusting the air-gap length:

$$L_{\rm p} = \frac{N_{\rm p}^2}{\mathcal{R}_{\rm tot}(l_{\rm ag})} \tag{12}$$

Notably, for costs reasons, the number of turns (i.e., indirectly the number of layers in the PCB) should be kept at a minimum. This means smaller core sizes (e.g., 1804), for which  $N_{p,min}$  will be inevitably large in order to prevent the core's saturation,

 TABLE II

 PLANAR TRANSFORMER DESIGN INPUTS



Fig. 5. Planar transformer design tool.

are discarded. On the other hand, large core sizes (e.g., 6450) require low  $N_{p,min}$ , but are discarded due to space constraints on the SM.

A transformer design tool encompassing the above discussed design steps is built (cf., Fig. 5). The core database comprises the core's geometry parameters as well as the material's *B-H* curve, from which the relative permeability is derived. The input parameters are specific to the desired design.

# C. Design Results

The core database is built with planar EI cores from Cosmo Ferrites [26]. The selected ferrite material is CF297, whose *B-H* curve is shown in Fig. 6. The choice was based on the material availability from the supplier. The fitted Jiles-Atherton [27] parameters are indicated in Table III. Its *B-H* and corresponding relative permeability curves are shown in Fig. 7. The design results are shown in Fig. 8. For the selected design, the inductance contribution from the core and the airgap are given by:

$$L_{\rm p,core} = \frac{N_{\rm p}^2 \mathcal{R}_{\rm core}}{\mathcal{R}_{\rm tot}^2} = 565 \,\mu \text{H}$$
$$L_{\rm p,ag} = \frac{N_{\rm p}^2 \mathcal{R}_{\rm ag}}{\mathcal{R}_{\rm tot}^2} = 11.9 \,\text{mH}$$

meaning that the influence of the peak primary current on the primary inductance value is negligible, as the magnetic energy is almost exclusively stored in the air-gap.

The turns numbers for the other windings are given by:

$$\frac{x}{N_{s,x}} = \frac{80 \text{ V}}{N_{s,80}} \tag{13}$$



Fig. 6. B-H curve for the magnetic material CF297 at 25 °C.

 TABLE III

 JILES-ATHERTON FITTED PARAMETERS FOR CF297 FERRITE MATERIAL



Fig. 7. Magnetization from Jiles-Atherton coefficients for CF297 ferrite material at 25 °C and derived relative permeability curves. The first curve is used as input to define the nonlinear magnetic material in the FEM simulations.



Fig. 8. Design algorithm results for a range of planar EI cores. The selected core combination (4328) is indicated in red.  $N_{p,min} = 120$  and  $l_{ag} = 390 \ \mu m$ .

where  $x = V_{+5V}$ ,  $V_{+15V}$ . Finally, the turns numbers are summarized in Table IV.

## D. FEM

In order to accurately capture the fringing effect, a 3D FEM model is built in Comsol Multiphysics<sup>®</sup> in order to verify the magnetic characteristics of the design. Even though 3D simu-



Fig. 9. 3D FEM fields. (a) Magnetic field density (in [T]) with three orthogonal cut planes in the middle of the ferrite core (center at coordinate (C/2, A/2, [B – D)/2]). (b)Magnetic field norm (in [A/m]) for  $I_{\rm pri}$  = 0.8 A with three orthogonal cut planes in the middle of the air-gap (center at coordinate (C/2, A/2, B –  $l_{\rm ag}/2$ )). By integration of the magnetic energy,  $L_{\rm p,core}$  = 750  $\mu$ H and  $L_{\rm p,air}$  = 11.5 mH, resulting in  $L_{\rm p}$  = 12.25 mH.

(b)

lations come with a large computation overhead compared to 2D ones, they're necessary to avoid ~ 4.5% difference in the airgap length (observed for the selected design) in case only the fringing flux in *zy* plane is accounted for. The primary windings are lumped in one single conductor whose dimensions are the ones of the PCB where the windings have been integrated. The air-gap length is set to the designed value. For the first FEM simulation, the coil excitation is set to the maximum primary peak current (during start-up with D = 0.5). The result is shown in Fig. 9. The obtained inductance value matches the analytical model with a relative error  $\varepsilon = -2\%$ . In a second FEM simulation, the air-gap length is swept from 375 to 385  $\mu$ m with the maximum peak primary current (cf., Fig. 10). It is found that  $l_{ag} = 377.5 \ \mu$ m reaches exactly the target  $L_p$ . For the third FEM simulation, the primary peak current is



Fig. 10. 3D FEM primary inductance variation over a sweep of the air-gap length from 375 to 385  $\mu$ m with a primary current of 0.8 A.



Fig. 11. 3D FEM primary inductance variation over a sweep of the peak primary current from 0.1 to 1 A with 0.1 A step.

swept from 0 to 1 A with 0.1 A step in order to observe the variation of the primary inductance with respect to the SM voltage variation. As the magnetic energy is mainly stored in the air-gap, the variation of the primary inductance value is barely existent (cf., Fig. 11).

# E. Planar Transformer Layout

The planar transformer layout is designed in Altium Designer<sup>®</sup>. The windings are drawn thanks to the user script PlanarTXv0.7 tool. The tracks are spread across 12 layers.

The need for high voltage (HV) isolation between winding sets results in creepage/clearance distances that have to be met in the PCB. The standard UL840 [28] is followed, considering a pollution degree 2 and an overvoltage category II. It is allowed to interpolate the values from the standard. While BTepoxy laminates (like G200 from Isola Group [29]) offer superior dielectric properties, they're generally not stocked by PCB manufacturers and can't be requested for low order quantities. The laminate belongs to the material group IIIa (high comparative tracking index (CTI)). The minimum creepage and clearance distances are presented in Table V and Table VI, respectively.

The final PCB dimensions are  $61.6 \text{ mm} \times 34.1 \text{ mm} \times 3 \text{ mm}$ . The layer stack is shown in Fig. 12, while the layers layout is shown in Fig. 13. The copper layers spacing is selected according to the dielectric properties of the substrate and the minimum isolation voltage required for the design. As the primary winding is spread across 5 layers in order to comply with the

TABLE V MINIMUM CREEPAGE DISTANCES BETWEEN SETS OF WINDINGS (IN [MM]) FOR 900 V MAXIMUM OPERATION VOLTAGE

| Set   | pri | 5/15V | prot | GD1 | GD2 | GD3 | GD4 |
|-------|-----|-------|------|-----|-----|-----|-----|
| pri   | 0   | 9     | 9    | 9   | 9   | 9   | 9   |
| 5/15V |     | 0     | 9    | 9   | 0   | 9   | 0   |
| prot  |     |       | 0    | 9   | 9   | 9   | 9   |
| GD1   |     |       |      | 0   | 9   | 9   | 9   |
| GD2   |     |       |      |     | 0   | 9   | 0   |
| GD3   |     |       |      |     |     | 0   | 9   |
| GD4   |     |       |      |     |     |     | 0   |

TABLE VI MINIMUM CLEARANCE DISTANCES BETWEEN SETS OF WINDINGS (IN [MM]) FOR 900 V MAXIMUM OPERATION VOLTAGE

| Set   | pri | 5/15V | prot  | GD1   | GD2   | GD3   | GD4   |
|-------|-----|-------|-------|-------|-------|-------|-------|
| pri   | 0   | 2.625 | 2.625 | 2.625 | 2.625 | 2.625 | 2.625 |
| 5/15V |     | 0     | 2.625 | 2.625 | 0     | 2.625 | 0     |
| prot  |     |       | 0     | 2.625 | 2.625 | 2.625 | 2.625 |
| GD1   |     |       |       | 0     | 2.625 | 2.625 | 2.625 |
| GD2   |     |       |       |       | 0     | 2.625 | 0     |
| GD3   |     |       |       |       |       | 0     | 2.625 |
| GD4   |     |       |       |       |       |       | 0     |
|       |     |       |       |       |       |       | -     |

| prepreg | GD1        | core      | GD3     | prepreg |
|---------|------------|-----------|---------|---------|
| pri #1  | core       | GD2 & GD4 | prepreg | conn    |
| core    | pri #2     | prepreg   | prot #2 | core    |
| prot #1 | prepreg    | pri #3    | core    | pri #5  |
| prepreg | +5V / +15V | core      | pri #4  | prepreg |

Fig. 12. PCB layer stack with constant 200  $\mu$ m fiberglass layers (either core or prepreg) between copper layers. The two prepreg layers on top and at the bottom are required to cover the vias around the center limb for layers connections, as their spacing is way too small compared to the required clearance in air.

manufacturing constraints regarding the minimum track width and track spacing, a full voltage isolation is required between each neighboring layer. Consequently, a 200  $\mu$ m layer spacing is selected. A radiography to highlight one slice of the PCB in zx plane is shown in Fig. 14.

#### V. SMALL-SIGNAL MODEL AND CONTROL LOOP DESIGN

Small-signal flyback models have been presented, amongst others, in [31], [32]. They only focus on single output supplies, unlike this work. For a single output flyback operated in DCM, it is straightforward to build a small-signal model and construct an open-loop transfer function. Considering the specifications given in Table I, each output is taken into consideration and is modeled as a load resistor in parallel with an output capacitor. When dealing with multiple outputs flyback, all elements have to be taken into account and referred



Fig. 13. Flyback trafo PCB layers. (a) Primary layer #1. (b) Protection layer #1. (c) GD3. (d) Primary layer #2. (e) +5 V/+15V. (f) GD2 & GD4 (bottom switches). (g) Primary layer #3. (h) GD1. (i) Protection layer #2. (j) Primary layer #4. (k) Connections. (l) Primary layer #5. The 15 transformer pins are numbered clockwise from 12 o'clock. All vias not used as electrical connections (pin #1 to #15) are blind vias, as clearances cannot be met around the central opening of the ferrite core.



Fig. 14. Planar transformer PCB windings cut view is in the zy plane, in the middle of the bottom horizontal section of Fig. 13, obtained by a micro computed tomography (CT) scanner [30]. Only 11 out of 12 layers are visible, since the connection layer (conn in Fig. 12) is not present where the cut view was made.

to the controlled output through the turns ratio according to Table IV. The relations between the referred and non-referred resistance and capacitance are given in (14), where  $R_x$  and  $C_x$  denote the output resistance and capacitance being referred and  $N_x$  the number of turns.

$$R_{x \to +5V} = \left(\frac{N_{+5V}}{N_x}\right)^2 R_x \tag{14a}$$

$$C_{x \to +5V} = \left(\frac{N_x}{N_{+5V}}\right)^2 C_x$$
(14b)

Table VII lists the transformed values of the relevant circuit elements. The equivalent output resistance and capacitance are  $R_{\text{load},\text{eq}} = 2.43 \ \Omega$  and  $C_{\text{out},\text{eq}} = 6.85 \text{ mF}$ . It should be noted that the load resistor of the protection output is not taken into account, since in normal operation there is no load on this output (the protection circuit gets activated only in case of a fault). The parasitic elements, such as the ESR of the output capacitors, also have an impact on the overall loop(s) shape(s).

 TABLE VII

 OUTPUT RESISTORS AND CAPACITORS FOR DIFFERENT OUTPUTS AND

 THEIR VALUES WHEN REFERRED TO THE +5V CONTROLLED OUTPUT

| Circuit Element       | Value  | Referred to +5V output |
|-----------------------|--------|------------------------|
| $R_{\rm load,GD14}$   | 170 Ω  | 18.9 Ω                 |
| $R_{\rm load,+15V}$   | 225 Ω  | 25 Ω                   |
| $C_{\text{out,GD14}}$ | 101 µF | 901 μF                 |
| $C_{\rm out,+15V}$    | 11 μF  | 99 μF                  |
| $C_{\rm out, prot}$   | 470 nF | 120 µF                 |

#### TABLE VIII

DCM CURRENT-CONTROLLED FLYBACK SMALL-SIGNAL POLES, ZEROS AND DC GAIN.  $N = N_{+5V}/N_{pri}$  IS the TRANSFORMER TURNS RATIO



The output load impedance  $Z_x = R_{\text{ESR},x} - jX_x$  is referred to the regulated output winding and the ESR is  $R_{\text{ESR},x} = 20 \text{ m}\Omega$  (from the device datasheet). For the DCM current-mode controlled flyback, the poles, zeros and dc gain are summarized in Table VIII [33]. The parameters  $R_{\text{sense}}$  and  $D_{\text{iv}}$  are the current sensing resistor and divider ratio between the current sense pin and the comparator inside the PWM controller. They equal 1.5  $\Omega$  and 3, respectively. The power stage transfer function is given by (15a), where  $\omega_{\text{lhpz}}$ ,  $\omega_{\text{p,1}}$ ,  $\omega_{\text{p,2}}$  correspond to the poles and zeros positions in rad/s. The selected compensator is an active single-pole filter with a flat low-frequency response. Its transfer function is given by (15b).

$$G_{\rm P}(s) = G_{\rm o} \frac{\left(1 + \frac{s}{\omega_{\rm lhpz}}\right) \left(1 - \frac{s}{\omega_{\rm rhpz}}\right)}{\left(1 + \frac{s}{\omega_{\rm p,1}}\right) \left(1 + \frac{s}{\omega_{\rm p,2}}\right)}$$
(15a)

$$G_{c}(s) = \frac{R_{\rm in}}{R_{c}} \frac{1}{1 + \frac{s}{\omega_{c}}} \qquad \omega_{c} = \frac{2\pi}{R_{c}C_{c}}$$
 (15b)

#### VI. EXPERIMENTAL RESULTS

A series of tests are conducted on the designed ASPS in order to verify that the design requirements are satisfied.

## A. Planar Transformer Testing

The realized transformer (cf., Fig. 16) is tested first separately in order to verify that it is compliant with the design objectives. 125 custom gapped cores (gap on the center leg of the E core, as shown in Fig. 4) were ordered from Cosmo Ferrites. Grinding and gluing of the ferrite cores was preferred over shimming and clamping for its increased flexibility and precision (no dependency on the isolated sheet's thickness).

1) Impedance measurements: The transformer is measured with an Omicron Bode 100 network analyzer. The results are shown in Fig. 17. In the low frequency region (f < 1 MHz), the characteristic is dominated by the core geometry and the airgap, while in the high frequency region the characteristic is dominated by the parasitic elements in the PCB integrated windings. The transformer design experiences a main resonance at 228 kHz (which corresponds to a capacitance of 37.5 pF).

The gapping manufacturing repeatability process has been assessed by measuring the magnetizing inductance at 20 kHz for all 125 cores, as shown in Fig. 18. The mean value is 12.9 mH ( $\sigma = 0.18$  mH), which is slightly higher than the target value of 12.5 mH, due the manufacturing process.

2) AC dielectric withstand test: The planar transformer's PCB is tested in a Faraday cage with a single-phase high stepup line frequency test transformer (capable of generating voltages up to 100 kV) and an Omicron MPD600 partial discharge (PD) measurement system in order to see if any breakdown occurs in the substrate. As the primary layer is spread among five layers distributed almost symmetrically inside the layer stack, it is sufficient to perform a single test where the primary winding is shorted and all secondary windings are shorted together and tied to the same potential. A trapezoidal voltage profile according to the IEC 61800-5 standard [34] is applied and the results are shown in Fig. 19.

## **B.** ASPS Testing

The designed ASPS is inserted on the MMC SM as is shown in Fig. 15(a), therefore real loads are connected to their outputs. Fig. 15(b) presents the complete SM that matches the functionality introduced in Fig. 2: (1) a power board, which holds the IGBT module, the capacitor bank, the bypass thyristor module, the bypass relay, the hardware reconfiguration, a branch current sensor and (2) a signal board, which holds the ASPS, the SM controller, four IGBT gate drivers, the protection circuit (with three large capacitors that provide a sufficient energy storage to bypass the SM in case of loss of the ASPS) and a pair of optical fiber modules for communication with the upper layer control. Fig. 15(c) shows the SM and MMC metallic enclosure to provide mechanical protection, field shaping functions and proper airflow path through the SMs.

1) Start-up test: Fig. 20 shows the start-up of the ASPS, performed with an SM voltage stepped from 0 V to 290 V in 200 ms (controlled by voltage supply in current limit mode).





Fig. 15. (a) Detailed and annotated view of boards in the SM. The numbers 1 to 4 correspond to the measurement points where thermocouples were attached on the planar transformer for thermal test. Also,  $V_{\text{out,+5V}}$  rectifier diode thermocouple position is shown. (b) Assembled MMC SM with power and signal boards. (c) MMC: SM with aluminum enclosure (top-left), SM's drawer (bottom-left), MMC cabinet (right).



Fig. 16. Realized planar transformer. (a) Separate elements before assembly. (b) Assembled transformer. The PCB is 61.6 mm  $\times$  34.1 mm  $\times$  3 mm and the ferrite core 43.2 mm  $\times$  27.8 mm  $\times$  13.6 mm. The total planar transformer footprint is 61.6 mm  $\times$  43.2 mm.



Fig. 17. Transformer impedance measurements with an Omicron Bode 100 network analyzer from 100 Hz to 40 MHz. (a) Open-circuit test (all secondaries open), giving  $L_p = 12.99$  mH ( $R_s = 48.12 \Omega$ ) at 20 kHz. (b) Short-circuit test (all secondaries shorted), giving  $L_{\sigma} = 88.21 \mu$ H ( $R_{\sigma} = 102.64 \Omega$ ) at 20 kHz. The curves are obtained with 1601 logarithmically spaced frequency points.



Fig. 18. Normal distribution of  $L_p$  at 20 kHz for 125 unglued cores measured with an Omicron Bode 100 network analyzer.



Fig. 19. AC dielectric withstand test results. A full 50 Hz period allows to potentially identify a higher level of PD at high dv/dt. Additional statistics are provided in the top right corner.



Fig. 20. Start-up of the ASPS. The PWM controller supply voltage is slowly charged through the bias circuit until its turn-on threshold is reached (14.5 V). Then the gate pulse is released. The voltage  $V_{\rm DD}$  is recovered once the +15V output gets charged.



Fig. 21. Steady-state operation at 640 V SM voltage with each winding loaded as in Table I.

2) Steady-state operation and efficiency: The steady-state operation at 640 V SM voltage of the ASPS is reported in Fig. 21. The outputs are within their ripple limits and a small jitter is observed at the switching instants. Only two gate drivers outputs are shown for sake of simplicity. The efficiency was measured to 89.4% (at rated load and rated input voltage), which is higher than the usual flyback efficiency (around 80%).

3) Shutdown test: The shutdown test was performed with an SM voltage step from its nominal value to 0 V by activating bypass thyristors at the input to short circuit the power source connection. Once  $V_{\text{SM}}$  is below 140 V, the ASPS is not able to maintain the  $V_{+15V}$  with D = 0.5 and  $V_{\text{DD}}$  falls until it is lower than the UVLO turn-off threshold (9.5 V). The ASPS stops its operation when the SM voltage is below 90 V. The complete SM shutdown time is around 36 s. The result is shown in Fig. 22. Once the ASPS stops its operation, the balancing circuit (hybrid balancing + discharge block in Fig. 15) ensures a finite converter discharge time.

4) Stability analysis: The stability analysis of the ASPS is performed with an Omicron Bode 100 network analyzer. A perturbation signal is injected through an injection resistor  $R_i$ = 20  $\Omega$ , that is inserted in the feedback loop (cf., Fig. 23), with a wide band 1:1 isolation transformer B-WIT 100. In this way, the power stage together with the compensator are seen by the



Fig. 22. Shutdown of the ASPS. The dv/dt is limited by the Delta SM 660-AR-11 used to emulate the SM voltage. When the SM voltage gets too low to regulate the  $V_{+5V}$  output (the duty cycle is clamped at 0.5, which occurred at  $V_{SM} = 178$  V), the output voltages start decreasing. The ASPS completely shuts down when the undervoltage lockout (UVLO) turn-off threshold of 9.5 V is crossed.



Fig. 23. Circuit connection for the stability analysis of ASPS with an Omicron Bode 100 network analyzer. The injection resistor  $R_i$  is added in series with  $R_1$  the regular resistor for the output voltage divider. The injection transformer enables the injection of the perturbation signal generated in the Omicron Bode 100 network analyzer.

network analyzer between the points A and B. The results shown in Fig. 24 present a close match between the theoretical and experimental loops, with slight differences at certain points. The reason for these differences might be the tolerance of the output capacitors, whose values should always be taken into consideration with prudence. The gain and phase margins measured are 28.5 dB and 100.1° which provides enough stability margin according to [35]. The glitches around  $f_{sw}$  and its multiples comes from the impossibility to perform an accurate measurement at these frequencies.

5) Thermal measurements: The thermal measurements are presented as an overall view of the ASPS, where the temperature was observed with a FLIR E60 infrared camera in Fig. 25. Additionally, the temperature at five specific locations on the ASPS (as shown in Fig. 15) were recorded over the span of one hour of operation at nominal SM voltage from cold start. OMEGA wireless thermocouples were used [36]. The results are shown in Fig. 26. Certain measurements points on the transformer experience EMI and consequently differ one from another. As a consequence, it was decided to



Fig. 24. ASPS open-loop, compensator and power stage impedance measurement from 1 Hz to 100 kHz with 1601 logarithmically spaced frequency points.



Fig. 25. Thermal camera capture after one hour of operation.



Fig. 26. Thermal measurement done on four different points on the transformer PCB and on the  $V_{SV}$  rectifier diode.

include an average of the measurements, which can represent the transformer temperature in a better way.

#### VII. CONCLUSION

This paper has presented an isolated, flyback-based ASPS with

planar magnetic, PCB integrated windings and multiple isolated outputs for a 10 kV MMC with a maximum SM voltage of 900 V. Starting from its electrical specifications, the complete ASPS was designed. To guarantee a minimum variation of the magnetic component parameters in the ASPS of each of the 96 MMC SMs, a planar transformer has been favored over a wire-wound realization. The analytical design algorithm was supported by FEM simulations, where the design parameters were validated. The measurements of the magnetic parameters of the 125 custom gapped cores have shown an acceptable variation from the target value. AC dielectric withstand tests on the realized prototype have confirmed that the PD level is below the 10 pC threshold as designed for. Finally, a complete set of electrical tests have confirmed the proper operation of the ASPS in nominal conditions, at start-up and shutdown.

### APPENDIX

The original concept for accounting for the fringing flux in gapped inductors was presented in 2D in [37]. Starting from a basic air-gap geometry illustrated in Fig. 27, its equivalent reluctance is calculated using the Schwarz-Christoffel transformation, resulting in:

$$\mathcal{R}_{\text{basic}} = \frac{1}{\mu_0 \left[ \frac{\omega/2}{l} + \frac{2}{\pi} \left( 1 + \ln \frac{\pi h}{4l} \right) \right]}$$
(16)

From there, more complex air-gap geometries can be obtained by an arrangement of basic air-gap geometries. In [25], an extension to pseudo 3D is made by combining the modified reluctances in two orthogonal planes whose intersection is parallel to the air-gap flux.

The combination of basic reluctances results into the following reluctance expressions on *zy* and *zx* planes (cf., Fig. 28):

$$\mathcal{R}_{zy}^{'} = \frac{1}{\mu_{0} \left\{ \frac{F/2}{l_{ag}} + \frac{2}{\pi} \left[ 1 + \ln \frac{\pi (D - l_{ag})}{4 l_{ag}} \right] \right\}}$$

$$\mathcal{R}_{basic,down}^{'} = \frac{1}{\mu_{0} \left\{ \frac{C/2}{l_{ag}/2} + \frac{2}{\pi} \left[ 1 + \ln \frac{\pi (B - l_{ag}/2)}{2 l_{ag}} \right] \right\}} \quad (17a)$$

$$\mathcal{R}_{basic,up}^{'} = \frac{1}{\mu_{0} \left[ \frac{C/2}{l_{ag}/2} + \frac{2}{\pi} \left( 1 + \ln \frac{\pi H}{2 l_{ag}} \right) \right]}$$

$$\mathcal{R}_{zx}^{'} = \frac{\mathcal{R}_{basic,up}^{'} + \mathcal{R}_{basic,down}^{'}}{2} \quad (17b)$$

Finally, the air-gap reluctance with fringing flux is given by:

$$\mathcal{R}_{ag} = \sigma_{zy} \sigma_{zx} \frac{l_{ag}}{\mu_0 C(F/2)}$$
(18)



Fig. 27. Basic air-gap geometry with a half-infinite plane, on which the Schwarz-Christoffel transformation is applied.



Fig. 28. Air-gap seen from: (a) The *zy* plane, which directly corresponds to  $\mathcal{R}_{\text{basic}}$  (b) The *zx* plane, where four  $\mathcal{R}_{\text{basic}}$  are combined according to the red separations.

where

$$\sigma_{zy} = \frac{\mathcal{R}'_{zy}}{\frac{l_{ag}}{\mu_0(F/2)}} \text{ and } \sigma_{zx} = \frac{\mathcal{R}'_{zx}}{\frac{l_{ag}}{\mu_0C}}$$
(19)

#### REFERENCES

- T. Modeer, M. Zdanowski, and H. P. Nee, "Design and evaluation of tapped inductors for high-voltage auxiliary power supplies for modular multilevel converters," in 2012 15th International Power Electronics and Motion Control Conference (EPE/PEMC), Sep. 2012, pp. 1–5.
- [2] A. Blinov, S. Norrga, G. Tibola, and G. Velotto, "Celllevel power supply for high-voltage modular multilevel converters," in 2017 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe), Sep. 2017, pp. 1–10.
- [3] D. Peftitsis, M. Antivachis, and J. Biela, "Auxiliary power supply for medium-voltage modular multilevel converters," in 2015 17th European Conference on Power Electronics and Applications (EPE'15 ECCEEurope), Sep. 2015, pp. 1–11.
- [4] J. Liu, X. Yang, X. Hao, T. Liu, and M. Zhao, "Design of auxiliary power supply for high voltage power electronics devices," in *Proceedings of the 7th International Power Electronics and Motion Control Conference*, pp. 1661–1665, vol. 3, Jun. 2012.
- [5] G. Rizzoli, L. Zarri, J. Wang, Z. Shen, R. Burgos, and D. Boroyevich, "Design of a two-switch flyback power supply using 1.7 kv sic devices for ultra-wide inputvoltage range applications," in 2016 IEEE Energy Conversion Congress and Exposition (ECCE), Sep. 2016, pp. 1–5.
- [6] D. Kong, X. Liu, Z. Ying, W. Sun, G. Li, K. Wang, J. Peng, and Q. Zhang, "Wide-range high voltage input auxiliary power supply for modular multi-level converters," in 2017 1st International Conference on Electrical Materials and Power Equipment (ICEMPE), May 2017, pp. 133–136.
- [7] O. S. Senturk, T. Maerki, P. Steimer, and S. McLaughlin, "High voltage cell power supply for modular multilevel converters," in 2014 IEEE

Energy Conversion Congress and Exposition (ECCE), Sep. 2014, pp. 4416–4420.

- [8] A. Rodriguez, M. R. Rogina, M. Saeed, D. G. Lamar, M. Arias, M. Lopez, and F. Briz, "Auxiliary power supply based on a modular isop flyback configuration with very high input voltage," in 2016 IEEE Energy Conversion Congress and Exposition (ECCE), Sep. 2016, pp. 1–7.
- [9] "High-voltage input and low-voltage output power supply for modular multi-level converter," in 2016 IEEE Transportation Electrification Conference and Expo, Asia-Pacific (ITEC Asia-Pacific), Jun. 2016, pp. 157–162.
- [10] A. Christe and D. Dujic, "Galvanically isolated modular converter," *IET Power Electronics*, vol. 9, no. 12, pp. 2318–2328, 2016.
- [11] A. Christe and D. Dujic, "Virtual Submodule Concept for Fast Semi-Numerical Modular Multilevel Converter Loss Estimation," in *IEEE Transactions on Industrial Electronics*, vol. 64, no. 7, pp. 5286-5294, July 2017.
- [12] E. Coulinge, A. Christe, and D. Dujic, "Electro-thermal design of a modular multilevel converter prototype," in *PCIM Europe 2016; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management; Proceedings of, VDE,* 2016, pp. 1–8.
- [13] A. Christe, E. Coulinge, and D. Dujic, "Insulation coordination for a modular multilevel converter prototype," in *Power Electronics and Applications (EPE'16 ECCE Europe)*, 2016 18th European Conference on, IEEE, 2016, pp. 1–9.
- [14] [M. Utvic, I.Polanco, and D. Dujic, "Low voltage modular multilevel converter submodule for medium voltage applications," in *PCIM Europe 2019; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Proceedings of, 2019*, pp. 424–431.
- [15] Texas instruments. (2017). UCCx8C4x BiCMOS Low- Power Current-Mode PWM Controller. [Online]. Available: http://www.ti.com/lit/ds/symlink/ucc28c44.pdf.
- [16] A. A. Saliva, "Design guide for off-line fixed frequency DCM flyback converter," *Infineon, Tech. Rep 2013, design note DN 2013–01*, 2013.
- [17] O. Semiconductor, 2sk417 n-channel power mosfet, 2013.
- [18] G.-B. Koo, "Design guidelines for RCD snubber of flyback converters," *Fairchild Application Note AN- 4147 Rev. 1.1*, 2006.
- [19] Standard Avalanche SMD Rectifier, BYG10D, BYG10G, BYG10J, BYG10K, BYG10M, BYG10Y, Document Number: 91000, Vishay, Jun. 2016.
- [20] M. Brown, Power supply cookbook. Newnes, 2001.
- [21] Surface Mount Ultrafast Plastic Rectifier, MURS340, MURS360, Document Number: 91000, Vishay, Jun. 2016.
- [22] Surface Mount Ultrafast Plastic Rectifier, MURS140, MURS160, Document Number: DS30130 Rev. 11 - 2, Vishay, Oct. 2012.
  [23] M. Albach and H. Rossmanith, "The influence of air gap size and
- [23] M. Albach and H. Rossmanith, "The influence of air gap size and winding position on the proximity losses in high frequency transformers," in 2001 IEEE 32nd Annual Power Electronics Specialists Conference (IEEE Cat. No.01CH37230), vol. 3, 1485–1490, 2001.
- [24] E. C. Snelling, Soft Ferrites: Properties and Applications. Iliffe Books Ltd, 1969.
- [25] J. Muhlethaler, J. W. Kolar, and A. Ecklebe, "A novel approach for 3d air gap reluctance calculations," in 8th International Conference on Power Electronics - ECCE Asia, May 2011, pp. 446–452.
- [26] Cosmo Ferrites, *Planar cores (EE,EI)*. [Online]. Available: http://cosmoferrites.com/product-size.aspx?id=19.
- [27] D. Jiles and D. Atherton, "Ferromagnetic hysteresis," *IEEE Trans*actions on Magnetics, vol. 19, no. 5, pp. 2183–2185, Sep. 1983.
- [28] UL, Standard for insulation coordination including clearances and creepage distances for electrical equipment, 3rd ed., Jun. 2005.
- [29] Isola Group. (2015). G200 epoxy laminate and prepreg datasheet. [Online]. Available: http://www.isola-group. com/wp content/uploads/G200-Epoxy-Laminate-and- Prepreg-Data-Sheet.pdf.
- [30] X-ray radiocopy and tomography platform PIXE. [Online]. Available: https://pixe.epfl.ch/page-133502-en.html.
- [31] E. Wang, "Feedback control design of off-line flyback converter,"
- [32] W. Kleebchampee and C. Bunlaksananusorn, "Modeling and control design of a current-mode controlled flyback converter with optocoupler feedback," in *Power Electronics and Drives Systems*, 2005. *PEDS 2005. International Conference on, IEEE*, vol. 1, pp. 787–792, 2005.

- [33] C. P. Basso, Switch-mode power supplies: Spice simulations and practical designs, 2008.
- [34] IEC 61800-5-1, Adjustable speed electrical power drive systems: Part 5-1: Safety requirements - electrical, thermal and energy, 2007.
- [35] G. F. Franklin, J. D. Powell, A. Emami-Naeini, and J. D. Powell, *Feedback control of dynamic systems. Addison- Wesley Reading*, MA, vol. 3, 1994.
- [36] UWTC/UWRTD SERIES the Smart Connector TM Wireless Thermocouple/RTD Connector/Transmitter & Receiver, English, version M4432/0614, OMEGA, 2014, pp. 78.
- [37] A. Balakrishnan, W. T. Joines, and T. G. Wilson, "Airgap reluctance and inductance calculations for magnetic circuits using a schwarzchristoffel transformation," *IEEE Transactions on Power Electronics*, vol. 12, no. 4, pp. 654–663, Jul. 1997.



Milan Utvic received the B.Sc. and M.Sc. degrees from the School of Electrical Engineering, University of Belgrade, Serbia, in 2015 and 2017, respectively. From 2016 to 2017 he worked as the Research Assistant within the Department of Power Converters and Drive Systems, within the same institution, with particular interest in electric drives. Since 2018 he has been with the Power Electronics Laboratory at École Polytechnique Fédérale de Lausanne, Switzerland, where he is currently

pursuing the Ph.D. degree. His current research is focused on high power converters for medium voltage applications.



Alexandre Christe was born in Sion, Switzerland. He received the BSc. and MSc. degrees in Electrical Engineering from École Polytechnique Fédérale de Lausanne (EPFL), Switzerland in 2012 and 2014 respectively.

From April 2014 to March 2018, he was as a Doctoral Assistant with the Power Electronics Laboratory. From May 2018 until August 2019, he was with ABB Corporate Research Center, Västeras, Sweden as Scientist. Currently he is with ABB Power

Grids, Turgi, Switzerland. His research interests include the design, control and modulation of multilevel converters for medium voltage applications.



**Marko Petkovic** received his B.Sc in Electrical Engineering and M.Sc in Smart Grids Science and Technology degrees from the École Polytechnique Fédérale de Lausanne (EPFL), Switzerland, in 2014 and 2016, respectively. He did his M.Sc final project at the Power Electronics Laboratory (PEL) of EPFL in collaboration with the European Organization for Nuclear Research (CERN) and is since attached to PEL where he started his Ph.D. in August 2017. His field of research include system identification applied to power electronics and energy conversion

system and the interaction between converters in power electronics dominated renewable energy systems.



**Ignacio Polanco** received the BSc. and MSc. degrees in Electrical Engineering from the University of Chile, Santiago, Chile, in 2014. From September 2018, he is a Doctoral Assistant with the Power Electronics Laboratory at École Polytechnique Fédérale de Lausanne (EPFL), Switzerland. His research is focused on medium/high voltage high power conversion.



**Drazen Dujic** received the Dipl. Ing. and M.Sc. degrees from the University of Novi Sad, Novi Sad, Serbia, in 2002 and 2005, respectively, and the Ph.D. degree from the Liverpool John Moores University, Liverpool, U.K., in 2008, all in Electrical Engineering. From 2002 to 2006, he was with the Department of Electrical Engineering, University of Novi Sad as a Research assistant, and from 2006 to 2009 with Liverpool John Moores University as a Research Associate. From 2009 till

2013, he was with ABB Corporate Research Centre, Switzerland, as a Principal Scientist working on the power electronics projects spanning the range from low voltage/power SMPS in below kilowatt range to medium voltage high-power converters in a megawatt range. From 2013 till 2014, he was with ABB Medium Voltage Drives, Turgi, Switzerland, as R&D Platform Manager, responsible for ABB's largest IGCT based medium voltage drive ACS6000. He is currently with École Polytechnique Fédérale de Lausanne EPFL, Lausanne, Switzerland, as an Assistant Professor and the Director of the Power Electronics Laboratory. His current research interests include the areas of design and control of advanced high-power electronics systems and high performance drives. He has authored or coauthored more than 100 scientific publications and has filed twelve patents. He is an Associate Editor for IEEE Transactions on Industrial Electronics, IEEE Transaction on Power Electronics and IET Electric Power Applications. He has received the First Prize Paper Award by the Electric Machines Committee of the IEEE Industrial Electronics Society at IECON-2007. In 2018 he has received EPE Outstanding Service Award, and in 2014 the Isao Takahashi Power Electronics Award for outstanding achievement in power electronics.