

Open access • Journal Article • DOI:10.4028/WWW.SCIENTIFIC.NET/MSF.433-436.871

# Characterization of a 4H-SiC High Power Density Controlled Current Limiter

Dominique Tournier, Phillippe Godignon, Josep Montserrat, Dominique Planson ...+6 more authors

Institutions: University of Lyon, Spanish National Research Council, Institut national des sciences Appliquées de Lyon, Pierre-and-Marie-Curie University

Published on: 01 Sep 2003 - Materials Science Forum (Trans Tech Publications)

Topics: Fault current limiter, Ohmic contact, Current limiting, Sheet resistance and Dopant Activation

Related papers:

- Study on Fabrication and Fast Switching of High Voltage SiC JFET
- Electrical Characteristics Temperature Dependence of 600V-Class Deep Implanted Gate Vertical JFET
- SiC JMOSFETs for high-temperature stable circuit operation
- A Comparison of High Temperature Performance of SiC DMOSFETs and JFETs
- A High Voltage (1,750V) and High Current Gain ( $\beta$ =24.8) 4H-SiC Bipolar Junction Transistor using a Thin (12 µm) Drift layer





# Characterization of a 4H-SiC High Power Density Controlled Current Limiter

Dominique Tournier, Phillippe Godignon, Josep Montserrat, Dominique Planson, Christophe Raynaud, Jean-Pierre Chante, F. Sarrus, Christian Bonhomme, J.-F. de Palma

### ▶ To cite this version:

Dominique Tournier, Phillippe Godignon, Josep Montserrat, Dominique Planson, Christophe Raynaud, et al.. Characterization of a 4H-SiC High Power Density Controlled Current Limiter. Materials Science Forum, Trans Tech Publications Inc., 2003, 433-436, pp.871-874. 10.4028/www.scientific.net/MSF.433-436.871. hal-02458100

## HAL Id: hal-02458100 https://hal.archives-ouvertes.fr/hal-02458100

Submitted on 28 Jan 2020  $\,$ 

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

### Characterization of a 4H-SiC High Power Density Controlled Current Limiter

**D.Tournier**<sup>1,2</sup>, Ph. Godignon <sup>2</sup>, J.Montserrat <sup>2</sup> D. Planson <sup>1</sup>, C. Raynaud <sup>1</sup>, J.P. Chante <sup>1</sup>, F. Sarrus <sup>3</sup>, C. Bonhomme <sup>3</sup>, J.F de Palma <sup>3</sup>

<sup>1</sup> Centre de Génie Electrique de Lyon (CEGELY) INSA-LYON, UMR 5005 CNRS, Bat 401, 20 av. A. Einstein, 69621Villeurbanne, France.

<sup>2</sup> Centro Nacional de Microelectrónica (CNM), Campus universidad de Barcelona, 08193 Bellaterra, España.

<sup>3</sup> Ferraz Shawmut, rue Vaucanson, 69720 St Bonnet de Mure, France

tournier@cnm.es // tournier@cegely.insa-lyon.fr

Keyword: Current limiter, JFET, serial protection device, high voltage, electrical characterization.

**Abstract:** Critical steps for the fabrication of SiC devices are thermal annealing and metal ohmic contact formation. Metal annealing effect on the electrical characteristics of the current limiter underlines the necessity to control this device fabrication step. Measurements of contact resistivity as a function of temperature demonstrate the stability of the N type Ni/SiC contact in the range of 175 K – 450 K as its value remains constant around 40  $\mu\Omega$ .cm<sup>2</sup>. Post implantation annealing effect on the sheet resistance (Rsh) shows that a 1700°C/30 min annealing gives better trade off in terms of dopant activation and surface roughness. High power density has been measured up to 600 V. Current thermal stability has been measured for an applied drain to source voltage of 100 V and exhibits high power density capabilities of SiC VJFET as a controlled current limiter.

#### Introduction.

Considering fault current limiters for serial protection, a lot of structures exist, from regulation to other complex systems such as circuit breakers, mechanical switches or more conventional fuses. Up to now, only few silicon [1,2] or silicon carbide [3,4] semiconductor current limiter structures were described in papers. This device was designed for serial circuit protection in order to limit I<sup>2</sup>t value. Although SiC semiconductor based devices are very suitable for high current and high voltage systems [5,6], a promising application of SiC-based devices are the fault current limiters for power system protection, which benefit from its high thermal conductivity ( $1 = 4.9 \text{ W} \times \text{cm}^{-1} \times \text{K}^{-1}$ ) and wide band gap energy ( $\text{E}_g = 3 \text{ eV}$ ). This work is devoted to the design, fabrication and characterization of a new etched VJFET [7], which implements both gate and source in buried layers. As in steady state the voltage drop across the component must be as low as possible, in the active state (limiting phase) a current limiter must sustain a high current, under high voltage bias. The resulting high power density must not cause the failure of the component. In this paper, ohmic contact formation and their thermal stability are presented. Then the device thermal stability under constant voltage is shown.

#### **4H-SiC VJFET contact characterization**

The key parameter for high power devices is ohmic contact formation in order to reach high current densities using silicon carbide. The dependence of VJFET channel specific resistance on metal annealing temperature is presented in Figure 1. A value of 120 mW.cm<sup>2</sup> is reached for 950°C metal annealing condition, close to the value of 90 mW.cm<sup>2</sup> expected from simulations.



Fig 1. Ohmic contact formation (a) and specific resistance variation (b) for different metal annealing temperature

Temperature dependence of the specific contact resistance rc has been measured on TLM structures (Figure 2). Contact resistivity remains in the range of 40  $\mu$ W.cm<sup>2</sup> for Ni/SiC stack. The low sheet resistance value (R<sub>sh</sub> < 200 W/ $\Box$ ) underlines the good electrical activation of N+ implanted layer after post implantation thermal annealing. Its temperature dependence is very low.



Fig. 3. Contact specific resistance and R variation versus temperature for high dose  $10^{15}$  cm<sup>-2</sup> (a), and low dose  $10^{13}$  cm<sup>-2</sup> (b) N implanted layers

For lower doping concentrations, variations of  $\rho_c$  remain low. The increase of  $R_{sh}$  is attributed to the mobility temperature dependence  $\left[\mu(T) = \mu_0 \left(\frac{T}{T_0}\right)^{-\alpha}\right]$ . Coefficient variation extracted

from  $R_{sh}$  measurement (made on TLM) gives a coefficient  $\alpha$ =1,54. This low value compared to the value of 2 generally found [8] may be due to the presence of defects or to the effective mass dependence on temperature. Two post implantation thermal annealing conditions have

| been investigated. Considering R <sub>sh</sub> measurement (Table 1), a 1700°C / 30 min post  |  |  |  |
|-----------------------------------------------------------------------------------------------|--|--|--|
| implantation annealing leads to the best results (in term of electrical activation and global |  |  |  |
| process cost). The roughness is the same for both conditions tested.                          |  |  |  |

| Annealing setup           |    | N <sup>+</sup> layer<br>(Dose =10. <sup>15</sup> cm <sup>-2</sup> ) | N layer<br>(Dose =10. <sup>13</sup> cm <sup>-2</sup> ) |
|---------------------------|----|---------------------------------------------------------------------|--------------------------------------------------------|
|                           |    | $\mathbf{R}_{\Box}$                                                 | R□                                                     |
| 1650 °C / 60min <i>4H</i> |    | 1105                                                                | 4015                                                   |
| 1700 °C / 30min           | 4H | 646                                                                 | 3007                                                   |
|                           | 6H | 670                                                                 | 2886                                                   |

Tab. 1. R<sub>sh</sub> for two post implantation annealing setup

Considering previous results, we can consider that ohmic contacts for N-type layer are good and thermally stable in the range of temperature from 200 K to 450 K. The temperature was limited to 450 K, the highest temperature reached by the VJFET during the limiting state (estimated by simulation).

#### VJFET power capability analyses.

Using VJFET as a current limiter for high voltage application involves high power density in the device. Self heating effect is important as the carrier mobility of electrons (i.e. the current) strongly depends on temperature).



Fig. 4. VJFET thermal characterization: I(V) (a) and specific resistance (b)

The variation of the specific channel resistance  $\rho_{ch}$  with temperature is extracted from I-V pulsed measurements between VJFET drain-to-source (Figure 4(a)), at V<sub>DS</sub> = 2 V, for temperature varying from 200 K up to 550 K. As  $\rho_{ch}$  is directly proportional to  $\mu_n$ , the coefficient  $\alpha$  was extracted. The obtained value ( $\alpha = 2.04$ ) presents a good agreement with parameter used is simulation as illustrated in figure 4(b). Current time dependence measurements underline thermal capabilities of the VJFET as presented in Figure 5. The current was normalized to the current I<sub>0</sub> at t = 0 s for several voltages (V<sub>DS</sub>). Current stabilization shows the ability of VJFET to sustain short circuit current for long time. Considering for example a voltage V<sub>DS</sub> = 100 V, current reduction due to self heating is around 12% and current remains constant during more than 100 s.



Fig.5. VJFET current time dependence under constant Drain to Source bias

Repetitive measurements were done and no degradation of the electrical characteristics has been noticed. Highest breakdown in "current limiting state" for 0.5 s pulsed mode bias was measured to be around to 811 V, corresponding to a high power density of 140 kW/cm<sup>2</sup>.

#### **Conclusion:**

This work underlines the fabrication requirement of good ohmic for high power density device. Both lowest value and thermal stability versus temperature is needed. Temperature measurements exhibit ohmic contact stability from 200K up to 450K. A post implantation thermal annealing and metal process have been setup and lead to optimistic results for the fabrication of higher capabilities devices (a rising up in terms of cells current). This device could be used in application such as current limitation in case of a short circuit of an electrical system. It could permit an elevation of the current ratings of classical mechanical switch with the serial addition of this controlled device.

#### Acknowledgment.

We would like to thank Ferraz-Shawmut Company for their financial support of this work and the European Community for the Access to Research Infrastructure action of the improving Human Potential Program. The realization of this device has been achieved at the CNM (Barcelona).

#### **References:**

[1] Sze, « Physics of semiconductors », p351-353, 2<sup>nd</sup> Edition Wiley.

[2] Semitec Corp. Current Regulative Diode distributor

[3] Siemens Corp. « Current limiter circuit », Patent n°W09727657, 30/07/97.

[4] F. Nallet « Electrical and Electrothermal 2D simulation of a 4H-SiC High Voltage Current limiting Device for serial protection application », pp287-290, ISPSD'00 22-25 May 2000, Toulouse.

[5] Y.Sugawara, «12 19kV 4H-SiC pin Diodes with Low Power Loss », ISPSD'01, Osaka, pp27-30.

[6] H.Matsunami, « Progress in Wide Bandgap Semiconductor SiC for Power Devices », invited paper, ISPSD'00 22-25 May 2000, Toulouse.

[7] ISE Software Manual

[8] M. Ruff, « SiC devices: Physics and Numerical Simulation», IEEE Trans. Electron Devices ED-41 n°6 June 1994.