

**International Journal of Engineering & Technology** 

Website: www.sciencepubco.com/index.php/IJET

Research paper



# Comparative analysis of various multilevel inverter symmetrical topologies with minimum number of components

Ali Qasim Hussein Algburi<sup>1</sup>\*, P. V. Ramana Rao<sup>2</sup>

<sup>1</sup> Ph. D Scholar, Department of Electrical & Electronics Engg, Acharya Nagarjuna University, Guntur, A.P, India <sup>2</sup> Professor, Department of Electrical & Electronics Engg, Acharya Nagarjuna University, Guntur, A.P, India \*Corresponding author E-mail:

#### Abstract

Multilevel inverters (MLI) are frequently used in different fields like, oil and gas sectors, installations of power supply, high power and medium voltage applications and in FACTS (flexible AC transmission system) devices to improve power quality. Lot of topologies has been developed in the literature regarding multilevel inverters such as diode clamped type, flying capacitor type and cascaded H-bridge type multilevel inverters. However, several challenges are being faced while implementing these topologies like more number of switches, more losses and cost. The optimized construction of multilevel inverter is to get more number of levels with less number of switches and low total harmonic distortion. In this paper, three different existing multilevel inverter topologies have been considered and analyzed for five level output voltage. A comparison table is given for number of switches, extra diodes and voltage sources. The total work is carried by using Matlab/simulink software and results are presented.

Keywords: Inverters; Multilevel Inverter; Cascaded H-Bridge Inverter; Total Harmonic Distortion (THD).

## 1. Introduction

The renewable energy sources (RES) [1-2] are becoming more popular in the recent electrical energy system. The available renewable energy sources are solar, wind and fuel cell. Out of these sources solar energy is the widely used source because of its flexibility. To integrate the renewable energy sources to the grid or to use it for domestic and industrial loads, The DC output of PV system [3-4] must converted to AC. For this purpose inverter is used. Connecting renewable energy sources to the existing system is known as distributed generation (DG) [5-6]. The basic inverter used to convert DC to AC is two level inverter. This two level inverter can give the alternating supply, but the output voltage wave shape is square wave. As per fast Fourier transform analysis, the square wave consists of more number of harmonic components along with the fundamental component. The total harmonic distortion will be very high. The presence of harmonics causes for more heat losses, develops parasitic torques in case of rotating machines, the input current drawn also contains ripples. Therefore, to overcome these drawbacks multilevel inverter [7-8] topology has been developed which gives us the stepped output voltage waveform with comparatively low THD [9-10].

There are lot of multilevel inverter topologies has been developed like diode clamped multilevel inverter, flying capacitor type multilevel inverter and cascaded H-bridge (CHB) [10-12] multilevel inverter. The diode clamped type inverter requires more number of diodes and flying capacitor type inverter requires more number of capacitors. And the cascaded H-bridge type inverter got its popularity because of its advantages. In this type, the number of Hbridges is connected in cascade and the number of voltage levels is based on the number of H-bridges followed by a formula 2n+1. Here, n is the number of H-bridges. As the bridge count increases, the voltage levels also increases. But, the major limitation is increasing of bridges require more number of power switches. In this paper, three different topologies for five level output voltage is analyzed and compared. The topologies are symmetrical cascaded H-bridge inverter topology, five level six switch topology and five level five switch topology. The work is done using Matlab/simulink software. The results are analyzed for total number of switch count, number of gate driver circuits, number of extra diodes and number of voltage sources. The comparison table is also given.

# 2. Five level MLI with 8 switches



Figure 1 shows the circuit diagram for five level MLI with 8 switches. The circuit contains two voltage sources of equal magnitude therefore, this topology is known as symmetrical configuration. The semiconducting switches are IGBT devices. The topology contains two H-bridges connected in cascade with 8 switches.

Copyright © 2018 Ali Qasim Hussein Algburi, Dr. P. V. Ramana Rao. This is an open access article distributed under the <u>Creative Commons</u> <u>Attribution License</u>, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

| Table 1: Switching Sequence |                |     |     |       |     |     |     |     |
|-----------------------------|----------------|-----|-----|-------|-----|-----|-----|-----|
| Voltage                     | S              | S   | S   | S     | S   | S   | S   | S   |
| Levels                      | $\mathbf{S}_1$ | 32  | 33  | $5_4$ | 35  | 36  | 37  | 38  |
| $2V_{DC}$                   | on             | off | on  | off   | on  | off | on  | off |
| V <sub>DC</sub>             | on             | off | on  | off   | off | off | on  | on  |
| 0                           | on             | on  | off | off   | on  | on  | off | off |
| $-V_{DC}$                   | off            | on  | off | on    | off | off | on  | off |
| $-2V_{DC}$                  | off            | on  | off | on    | off | on  | off | off |

The switching sequence for five level output voltage is shown in table 1

# 3. Five level MLI with six switches



Fig. 2: Five Level MLI with Six Switches.

Five level multilevel inverter topology with six number of switches is shown in figure 2. It has two voltage sources of same magnitude with six switches.

| Table 2: Switching Sequence |       |       |       |       |       |       |
|-----------------------------|-------|-------|-------|-------|-------|-------|
| Voltage Levels              | $S_1$ | $S_2$ | $S_3$ | $S_4$ | $S_5$ | $S_6$ |
| $2V_{DC}$                   | on    | off   | on    | off   | off   | on    |
| V <sub>DC</sub>             | on    | on    | off   | off   | off   | on    |
| 0                           | on    | off   | on    | off   | on    | off   |
| -V <sub>DC</sub>            | off   | off   | on    | on    | on    | off   |
| $-2V_{DC}$                  | off   | on    | off   | on    | on    | off   |

The switching sequence for five level MLI with six switches topology is given in table 2.

## 4. Five level MLI with five switches



Fig. 3: Five Level MLI with Five Switches.

Figure 3 shows the five level multilevel inverter with five switches.

| Table 5. Switching Sequence |                    |       |                       |       |                |  |
|-----------------------------|--------------------|-------|-----------------------|-------|----------------|--|
| Voltage levels              | Switching Sequence |       |                       |       |                |  |
|                             | $S_1$              | $S_2$ | <b>S</b> <sub>3</sub> | $S_4$ | S <sub>5</sub> |  |
| 0                           | off                | on    | off                   | on    | off            |  |
| Vdc/2                       | off                | on    | off                   | off   | on             |  |
| Vdc                         | on                 | on    | off                   | off   | off            |  |
| -Vdc/2                      | off                | off   | on                    | off   | on             |  |
| -Vdc                        | off                | off   | on                    | on    | off            |  |

Table 3 shows the switching sequence for five level MLI with five switches.

## 5. Simulation results

#### 5.1. Five level mli with 8 switches

Case 1: R Load



Fig. 4: (A) Output Voltage (B) Output Current.

Figure 4 shows the output voltage and current for resistive load. The output voltage magnitude is 200 volts and current magnitude is 20 amps.

#### Case 2: Rl Load



Fig. 5: (A) Output Voltage (B) Output Current.

Figure 5 shows the output voltage and current for inductive load.



The total harmonic distortion for output voltage is shown in figure 6. The measured value of THD is 31.80%.

#### 5.2. Five level mli with 6 switches

Case 1: R Load



Fig. 7: (A) Output Voltage (B) Output Current.

Figure 7 shows the output voltage and current waveforms for resistive load. Case 2: Rl Load





Figure 8 shows the output voltage and current waveforms for inductive load.



The THD of output voltage is shown in figure 9 and value of THD is 31.08%.

### 5.3. Five level mli with 5 switches

Case 1: R Load





Figure 10 shows the output voltage and current waveforms for resistive load. Case 2: Rl Load



Fig. 11: (A) Output Voltage (B) Output Current.

Figure 11 shows the output voltage and current waveforms for inductive load.



The total harmonic distortion for output voltage is shown in figure 12 and the value of THD is 31.08%.

| Table 4: Con                                  | mparison betw     | ween Three To                        | opologies                |                             |
|-----------------------------------------------|-------------------|--------------------------------------|--------------------------|-----------------------------|
| Topology                                      | No of<br>Switches | No of<br>Gate<br>Driving<br>Circuits | No of<br>Extra<br>Diodes | No of<br>Voltage<br>Sources |
| 5-level with 8 switch-<br>es(symmetrical CHB) | 8                 | 8                                    | Nil                      | 2                           |

6

Nil

Nil

2

The comparison between three topologies is given in Table 4.

6

5 level with 6 switches

5 level with 5 switches

#### 6. Conclusion

This paper explains the multilevel inverter need and comparison of 3 various topologies for five level output voltage. For five level inverter cascaded H-bridge inverter (symmetrical), symmetrical six switch inverter and symmetrical five switch inverter topologies have been explained with switching table. The cascaded H-bridge requires 8 switches, six switch inverter requires six switches and five switch inverter requires five switches. The analysis is done for both resistive and inductive loads. The simulation is done using Matlab/simulink software and results are presented. The parameters comparison is given in the comparison table. The total harmonic distortion is measured as 31.08%.

# References

- D. L. Hau Aik and G. Andersson, "Impact of renewable energy sources on steady-state stability of weak AC/DC systems," in CSEE Journal of Power and Energy Systems, vol. 3, no. 4, pp.419-430, Dec. 2017.
- [2] R. Agrawal and S. Jain, "Multilevel inverter for interfacing renewable energy sources with low/medium- and high-voltage grids," in IET Renewable Power Generation, vol.11, no.14, pp.1822-1831, 12132017.
- [3] O. I. Hernández-Cortéz, R. Loera-Palomo, M. A. Rivero-Corona and J. A. Morales-Saldaña, "A maximum power point control scheme applied to a noncascading dc-dc converter for a PV system," 2017 IEEE International Autumn Meeting on Power, Electronics and Computing (ROPEC), Ixtapa, Mexico, 2017, pp. 1-6. <u>https://doi.org/10.1109/ROPEC.2017.8261631</u>.
- [4] A. K. Singh, I. Hussain and B. Singh, "An improved P&O MPPT algorithm for single stage three-phase grid integrated solar PV system," 2016 IEEE 7th Power India International Conference (PIICON), Bikaner, 2016, pp. 1-6. https://doi.org/10.1109/POWERI.2016.8077402.
- [5] R. Dhua, D. Chatterjee and S. K. Goswami, "Study of improved load sharing methodologies for distributed generation units connected in a microgrid," in CSEE Journal of Power and Energy Systems, vol. 3, no. 3, pp. 311-320, Sept. 2017.
- [6] S. F. Abdelsamad, W. G. Morsi and T. S. Sidhu, "Impact of Wind-Based Distributed Generation on Electric Energy in Distribution Systems Embedded With Electric Vehicles," in IEEE Transactions on Sustainable Energy, vol. 6, no. 1, pp. 79-87, Jan. 2015.
- [7] K. Boora and J. Kumar, "General topology for asymmetrical multilevel inverter with reduced number of switches," in IET Power Electronics, vol. 10, no. 15, pp. 2034-2041,12152017. <u>https://doi.org/10.1049/iet-pel.2016.1011</u>.
- [8] R. Abdikarimuly, A. Ruderman and B. Reznikov, "Calculation of current total harmonic distortion for a three-phase two-level inverter with LCL-filter," 2017 19th International Conference on Electrical Drives and Power Electronics (EDPE), Dubrovnik, 2017, pp. 100-105. <u>https://doi.org/10.1109/EDPE.2017.8123263</u>.
- [9] A. Zhetessov and A. Ruderman, "Simultaneous Selective Harmonic Elimination and Total Harmonic Distortion minimization for a single-phase multilevel inverter with staircase modulation," 2017 International Conference on Optimization of Electrical and Electronic Equipment (OPTIM) & 2017 Intl Aegean Conference on Electrical Machines and Power Electronics (ACEMP), Brasov, 2017, pp. 729-734. <u>https://doi.org/10.1109/OPTIM.2017.7975055</u>.
- [10] J. S. Lee, H. W. Sim, K. B. Lee and J. Kim, "Combination Analysis and Switching Method of a Cascaded H-Bridge Multilevel Inverter Based on Transformers with the Different Turns-Ratio for Increasing the Voltage Level," in IEEE Transactions on Industrial Electronics, vol. PP, no. 99, pp. 1-1
- [11] K. V. A. Kumar and R. S. Kumar, "Load modeling and analysis of cascaded H-bridge multilevel inverter," 2017 International Conference on Innovations in Electrical, Electronics, Instrumentation and Media Technology (ICEEIMT), Coimbatore, 2017, pp. 287-292. <u>https://doi.org/10.1109/ICIEEIMT.2017.8116851</u>.