# Control of Distributed Generation Systems— Part I: Voltages and Currents Control Mohammad N. Marwali, Member, IEEE, and Ali Keyhani, Fellow, IEEE Abstract—This paper discusses a digital control strategy for three-phase pulse-width modulation voltage inverters used in a single stand-alone ac distributed generation system. The proposed control strategy utilizes the perfect robust servomechanism problem control theory to allow elimination of specified unwanted voltage harmonics from the output voltages under severe nonlinear load and to achieve fast recovery performance on load transient. This technique is combined with a discrete sliding mode current controller that provides fast current limiting capability necessary under overload or short circuit conditions. The proposed control strategy has been implemented on a digital signal processor system and experimentally tested on an 80-kVA prototype unit. The results showed the effectiveness of the proposed control algorithm *Index Terms*—Digital signal processor (DSP), distributed generation system (DGS), pulse-width modulation (PWM) voltage inverters. # I. INTRODUCTION ECHNIQUES for producing low total harmonic distortion (THD) in pulse-width modulated (PWM) inverters (single-phase or three-phase) have been known to exist in several prior works. In the early days, the carrier-modulated PWM techniques such as the triangular wave comparison type PWM are very popular [1]–[3]. Microcomputer based techniques using preprogrammed PWM pattern have also been utilized [4]–[7], [22]. In these techniques, the PWM patterns are generated by computing the switching edges which satisfy specified performance requirements such as controlling the fundamental component and eliminating certain harmonics. Two main disadvantages of these techniques are slow voltage regulation response due to average voltage control, and phase displacement between the reference sine wave and the filter output varies with the load [15]. More recent techniques include the time optimal response switching PWM [8]-[10] and the real-time deadbeat-controlled PWM [11], [12]. These techniques have very fast response for load disturbances, but it is also known that these systems have a high THD for nonlinear load (crest-load). The voltage control technique proposed here uses the perfect control of robust servomechanism problem [perfect robust servomechanism problem (RSP)] theory developed in [13] to ensure perfect tracking of the output voltages under unknown Manuscript received January 29, 2003; revised October 24, 2003. This work was supported in part by the National Science Foundation under Grant ECS ECS-0118080 and by The Ohio State University Mechatronics Laboratory. Recommended by Associate Editor B. Fahimi. The authors are with the Department of Electrical and Computer Engineering, The Ohio State University, Columbus, OH 43210 USA (e-mail: mmarwali@ameritech.net; keyhani@ece.osu.edu). Digital Object Identifier 10.1109/TPEL.2004.836685 load by providing means for eliminating errors at specified harmonic and at the same time ensuring good transient response. The theory is based on the internal model principle, proposed in [14] which states that asymptotic tracking of controlled variables toward the corresponding references in the presence of disturbances (zero steady-state tracking error) can be achieved if the models that generate these references and disturbances are included in the stable closed loop systems. In other words, if we include the frequency modes of the references and the disturbances to be eliminated in the control loop, then the steadystate error will not contain these frequency modes. Applying the internal model principle into the output voltages control in a three-phase PWM inverter means that the fundamental frequency mode (50-60 Hz) has to be included in the controller since the references vary at this frequency. Elimination of the voltages errors due to the load currents at other harmonics frequency can then be achieved by including the frequency modes of these harmonics into the controller. The perfect RSP theory combines this internal model principle with optimal state feedback to guarantee stability of the closed loop system and providing arbitrary good transient response. Similar techniques that use the internal model principle to achieve very low THD output voltage in single-phase PWM inverters have been reported recently in [15] and [16]. In these papers, the control development follows the repetitive control theory developed in [17]–[19]. Unlike the technique based on the perfect RSP that provides zero steady-state error for references or disturbances only at finite specified frequencies, the repetitive control guarantees zero steady-state error at all the harmonic frequencies less than half of the sampling period. However, the repetitive control is not easy to stabilize for all unknown load disturbances and cannot obtain very fast response for fluctuating load. In [15], the latter problem is solved by including a "one sampling ahead preview controller," and [16] enhances the stability result of [15] by providing an adaptive mechanism for unknown load disturbances. The authors would like to point out here that, although the perfect RSP used in this paper only eliminates voltage harmonic at a finite specified frequencies, the perfect RSP control is still a very suitable control for a three-phase PWM inverters. It is to be emphasized that in a three-phase system, most of the voltage harmonics, the even harmonics, are either nonexistence and/or uncontrollable, or negligible in values. Therefore, not too many harmonics are left for the control to handle. Since the perfect RSP controller contains only poles at specific harmonic frequencies to be eliminated, the closed loop stability under unknown load is easier to achieve while providing a good transient response as compared to the repetitive control. The latter includes all the poles Fig. 1. Power converter system. at frequencies up to half the sampling frequency, and the presence of these additional poles may affect the placement of the overall closed loop poles for achieving good transient response. In this research, the authors have also successfully combined the perfect RSP control of the voltages harmonics with a fast current controller using a discrete time sliding mode controller [20] for limiting the inverter currents under overload condition. This is one of the important features necessary for a stand-alone DGS, which is not addressed in the repetitive control work of [15] and [16]. The discrete sliding mode controller has been chosen because of the fast and no-overshoot response that it provides. The current controller acts as an inner loop to the perfect RSP control of the output voltages in the outer loop. In this case, the perfect RSP voltage control has been designed by accounting for the extra dynamic introduced by the discrete time sliding mode controller. This way, the stability and robustness of the overall control system are still guaranteed. This paper is organized as follows. Section II provides a description of the power converter system and its state space model development. Section III explains systematically the design of the voltage and current controllers using the two control techniques. Experimental results of the proposed control strategy are given in Section IV. Section IV also provides comparison between the proposed control with a commonly used synchronous reference frame control using a proportional integral (PI) controller. ## II. POWER CONVERTER SYSTEM The power converter system used in this research consists of a typical three-phase PWM voltage inverter with LC output filter (Linv and Cinv) and a delta-wye transformer that acts both as a potential transformer and electrical isolation to the load. Fig. 1 shows a circuit diagram of the system. Notice that the delta-wye transformer converts a three-wire (UVW) power system of the inverter to a four-wire (XYZ-N) system for the load. Small capacitors (denoted as Cload in Fig. 1) are added at the load side of the transformer to provide further harmonics filtering and stabilization of the load voltages. A digital signal processor (DSP) system controls the operation of the power converter, providing required PWM gating signals to the power devices. Voltages and Fig. 2. Transformer model. currents measured by the DSP system for control purposes are shown labeled in Fig. 1. The line-to-neutral load voltages (at points xyz-n in Fig. 1) are denoted as $Vload_{\rm an}$ , $Vload_{\rm bn}$ , and $Vload_{\rm cn}$ , the load phase currents as $Iload_a$ , $Iload_b$ , and $Iload_c$ , the line-to-line inverter filter capacitor voltages (at points uvw in Fig. 1) as $Vinv_{\rm ab}$ , $Vinv_{\rm bc}$ , and $Vinv_{\rm ca}$ , the inverter phase currents as $Iinv_a$ , $Iinv_b$ , and $Iinv_c$ . For development of the control algorithm, a state space model of the system is needed. Each phase of the delta-wye transformer has been modeled as an ideal transformer with leakage inductance Ltrans and series resistance Rtrans on the secondary winding as shown in Fig. 2. The secondary transformer currents are denoted as $Isnd_a$ , $Isnd_b$ , and $Isnd_c$ . Using the transformer model in Fig. 2, the dynamic equations of the output filter circuit in Fig. 1 can be written as in $$\begin{split} \frac{d\vec{V}inv_{\rm abc}}{dt} &= \frac{1}{3 \cdot C_{\rm inv}} \vec{I}inv_{\rm abc} - \frac{1}{3 \cdot C_{inv}} Tr_i \cdot \vec{I}snd_{\rm abc} \ \ (\text{1a}) \\ \frac{d\vec{I}inv_{\rm abc}}{dt} &= \frac{1}{L_{\rm inv}} \vec{V}pwm_{\rm abc} - \frac{1}{L_{\rm inv}} \vec{V}inv_{\rm abc} \\ \frac{d\vec{V}load_{\rm abc}}{dt} &= \frac{1}{C_{\rm load}} \vec{I}snd_{\rm abc} - \frac{1}{C_{\rm load}} \vec{I}load_{\rm abc} \end{aligned} \tag{1b}$$ $$\frac{d\vec{l} \cdot rota_{abc}}{dt} = \frac{1}{C_{load}} \vec{l} \cdot snd_{abc} - \frac{1}{C_{load}} \vec{l} \cdot load_{abc} \tag{1c}$$ $$\frac{d\vec{l} \cdot snd_{abc}}{dt} = -\frac{R_{trans}}{L_{tran}} \vec{I}_{snd} + \frac{1}{L_{tran}} Tr_{v}$$ $$\cdot \vec{V} \cdot inv_{abc} - \frac{1}{L_{tran}} \vec{V} \cdot load_{abc} \tag{1d}$$ Fig. 3. Overall control system. where the voltages and currents vectors are defined as in $$\vec{V}inv_{abc} \\ = [Vinv_{ab} \quad Vinv_{bc} \quad Vinv_{ca}]^T \\ \vec{V}load_{abc} \\ = [Vload_a \quad Vload_b \quad Vload_c]^T \\ \vec{I}load_{abc} \\ = [Iload_a \quad Iload_b \quad Iload_c]^T \\ \vec{I}snd_{abc} \\ = [Isnd_a \quad Isnd_b \quad Isnd_c]^T \\ \vec{I}inv_{abc} \\ = [Iinv_{ab} \quad Iinv_{bc} \quad Iinv_{ca}]^T \\ = [Iinv_a - Iinv_b \quad Iinv_b - Iinv_c \quad Iinv_c - Iinv_a]^T.$$ (2) Matrices $Tr_i$ and $Tr_v$ in (1a) and (1d) denote the currents and voltages transformations of the delta-wye transformer. Denoting the transformer's turn ratio as tr, these matrices are given by $$Tr_i = tr \cdot \begin{bmatrix} 1 & -2 & 1 \\ 1 & 1 & -2 \\ -2 & 1 & 1 \end{bmatrix}, \quad Tr_v = tr \cdot \begin{bmatrix} 0 & 0 & -1 \\ -1 & 0 & 0 \\ 0 & -1 & 0 \end{bmatrix}.$$ To obtain a state space model of the system, the dynamic equations in (1) are transformed to the DQ0 stationary reference frame using the transformation $$\vec{f}_{\text{qd0}} = K_S \cdot \vec{f}_{\text{abc}} \tag{4}$$ with $$K_S = \frac{2}{3} \begin{bmatrix} 1 & -0.5 & -0.5 \\ 0 & -\frac{\sqrt{3}}{2} & \frac{\sqrt{3}}{2} \\ 0.5 & 0.5 & 0.5 \end{bmatrix}$$ $$f_{\text{qd0}} = [f_q, f_d, f_0]^T$$ $$f_{\text{abc}} = [f_a, f_b, f_c]^T$$ where $\vec{f}_{\rm abc}$ denotes the abc voltages and currents defined in (2), and $\vec{f}_{\rm qd0}$ the corresponding DQ0 stationary reference frame variables. The circuit dynamics can then be written as in $$\frac{d\vec{V}inv_{\rm qd}}{dt} = \frac{1}{3 \cdot C_{\rm inv}} \vec{I}inv_{\rm qd} - \frac{1}{3 \cdot C_{\rm inv}} Tri_{\rm qd0}$$ $$\cdot \vec{I}snd_{\rm qd0} \tag{5a}$$ $$\frac{d\vec{I}inv_{\rm qd}}{dt} = \frac{1}{L_{\rm inv}}\vec{V}pwm_{\rm qd} - \frac{1}{L_{\rm inv}}\vec{V}inv_{\rm qd}$$ (5b) $$\frac{d\vec{V}load_{\rm qd0}}{dt} = \frac{1}{C_{\rm load}}\vec{I}snd_{\rm qd0} - \frac{1}{C_{\rm load}}\vec{I}load_{\rm qd0} \quad (5c)$$ $$\begin{split} \frac{d\vec{I}snd_{\text{qd0}}}{dt} &= -\frac{R_{\text{tran}}}{L_{\text{tran}}} \bar{I}snd_{\text{qd0}} + \frac{1}{L_{\text{tran}}} Trv_{\text{qd}} \\ &\cdot \vec{V}inv_{\text{qd}} - \frac{1}{L_{\text{tran}}} \overline{V}load_{\text{qd0}} \end{split} \tag{5d}$$ where the matrices $Tri_{ad0}$ and $Trv_{ad}$ are defined as $$Tri_{\text{qd0}} = \begin{bmatrix} K_s \cdot Tr_i \cdot K_S^{-1} \end{bmatrix}_{row 1, 2}$$ $$= tr \cdot \frac{3}{2} \begin{bmatrix} 1 & \sqrt{3} & 0 \\ -\sqrt{3} & 1 & 0 \end{bmatrix}$$ $$Trv_{\text{qd}} = \begin{bmatrix} K_s \cdot Tr_v \cdot K_S^{-1} \end{bmatrix}_{col 1, 2}$$ $$= tr \cdot \frac{1}{2} \begin{bmatrix} 1 & -\sqrt{3} \\ \sqrt{3} & 1 \\ 0 & 0 \end{bmatrix}.$$ (6b) Notice that, due to the three-wire system of the inverter and filter, the zero components of the inverter voltages $(\vec{V} \ inv_{\rm qd})$ , the inverter currents $(\vec{I}inv_{\rm qd})$ , and the input PWM voltages $\vec{V}$ $pwm_{\rm qd}$ are trivial and they do not appear in (5). # III. CONTROL SYSTEM DEVELOPMENT To achieve fast current limiting capability for the inverter, the control strategy uses a two-loop control structure: an inner inverter currents loop and an outer load voltages loop as shown in Fig. 3. The outer loop regulates the load voltages ( $\vec{V}$ load $_{\rm qd}$ ) to follow 50/60-Hz balanced three-phase voltages references ( $\vec{V}$ ref $_{\rm qd}$ ) and generates the inverter currents commands ( $\vec{I}$ cmd $_{\rm qd}$ ), which are limited. The inner loop in turn generates the PWM voltage commands to regulate the inverter currents to follow the inverter current command. A standard voltage space vector algorithm [21] is then used to realize these PWM command voltages. Notice that the zero-components of the load voltages are not regulated by the control, since it is uncontrollable. Fig. 4 shows the timing diagram of the PWM gating signals generation in relation with the A/D sampling time of the DSP. It can be seen that there is a one-half PWM period delay between the time the signals are sampled by the A/D and the time the PWM control action is applied. Fig. 4. Control timing diagram. The next two subsections summarizes the development of the two control loops, the inner current loop using the discrete sliding mode controller and the voltage control loop using the robust servomechanism principles. # A. Discrete-Time Sliding Mode Current Controller For designing the discrete time sliding mode current controller, consider the inverter and filter subsystem with no transformer and load dynamics $$\frac{d\vec{V}inv_{\rm qd}}{dt} = \frac{1}{3 \cdot C_{\rm inv}} \vec{I}inv_{\rm qd} - \frac{1}{3 \cdot C_{\rm inv}} Tri_{\rm qd0}$$ $$\cdot \vec{I}snd_{\rm qd0}$$ (7a) $$\frac{d\vec{I}inv_{\rm qd}}{dt} = \frac{1}{L_{\rm inv}} \vec{V}pwm_{\rm qd} - \frac{1}{L_{\rm inv}} \vec{V}inv_{\rm qd}.$$ (7b) Assuming the secondary transformer currents $\vec{I}snd_{\rm qd0}$ as disturbances, this subsystem can be written in state space form as $$\dot{\vec{x}}_{1} = A_{1}\vec{x}_{1} + B_{1}\vec{u} + E_{1}\vec{d}_{1} \vec{A}_{1} = \begin{bmatrix} \vec{0}_{2\times2} & (3 \cdot C_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} \\ -(L_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} & \vec{0}_{2\times2} \end{bmatrix} \vec{B}_{1} = \begin{bmatrix} \vec{0}_{2\times2} \\ (L_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} \end{bmatrix} \vec{E}_{1} = \begin{bmatrix} -(3 \cdot C_{\text{inv}})^{-1} \cdot Tri_{\text{qd0}} \\ \vec{0}_{2\times3} \end{bmatrix}$$ (8) where the states are $\vec{x}_1 = [\vec{V}inv_{\rm qd}, \vec{I}inv_{\rm qd}]$ , the inputs $\vec{u} = \vec{V}$ $pwm_{\rm qd}$ , and disturbances $\vec{d}_1 = \vec{I}snd_{\rm qd}$ . The discrete form of (8) can be calculated as $$\vec{x}_1(k+1) = A_1^* \vec{x}_1(k) + B_1^* \vec{u}(k) + E_1^* \vec{d}_1(k)$$ where $$A_{1}^{*} = \exp(A \cdot T_{S})$$ $$B_{1}^{*} = \int_{0}^{T_{S}} e^{A_{1} \cdot T_{S}} B_{1} d\tau$$ $$E_{1}^{*} = \int_{0}^{T_{S}} e^{A_{1} \cdot T_{S}} E_{1} d\tau$$ and $T_S$ is the A/D sampling time, which in this case is equal to the PWM period $T_{\rm pwm}$ . To force the inverter currents to follow their commands, the sliding mode surface is chosen as $\vec{s}(k) = C_1 \cdot \vec{x}_1(k) - \vec{I}cmd(k)$ where $C_1 \cdot \vec{x}_1(k) = \vec{I}inv_{\rm qd}(k)$ , so that when discrete sliding mode occurs, we have $\vec{s}(k) = 0$ or $\vec{I}inv(k) = \vec{I}cmd(k)$ . The existence of the discrete sliding mode can be guaranteed if the control is given [20] $$u(k) = \begin{cases} \vec{u}_{eq}(k), & \text{for } ||\vec{u}_{eq}(k)|| \le u_0 \\ u_0 \frac{\vec{u}_{eq}(k)}{||\vec{u}_{eq}(k)||}, & \text{for } ||\vec{u}_{eq}(k)|| > u_0 \end{cases}$$ (9) where the equivalent control input $\vec{u}_{eq}(k)$ is calculated from $$\vec{u}_{eq}(k) = (C_1 B_1^*)^{-1} \left( \vec{I}cmd_{qd} - C_1 A_1^* \vec{x}_1(k) - C_1 E_1^* \vec{d}_1(k) \right)$$ (10) and $u_0$ denotes the maximum value of the PWM voltage command realizable by the space vector algorithm. Note that the secondary transformer currents are needed for the control, but these currents are not measured in the system (see Fig. 1). A linear Luenberger observer can be easily designed to estimate these currents for control purposes. However, in most practical cases we can approximate these currents with the load currents (i.e., $\vec{I}snd_{qd} \approx \vec{I}load_{qd}$ ) since the currents through the output capacitor filters are small. According to the authors' experience, the effect of using this approximation is unnoticeable in the control performance. Due to the computation delay of the DSP, the control action given by (9) will result in undesirable overshoots during transients. This effect can be minimized, however, if the states $\vec{x}_1(k)$ and disturbances $\vec{d}_1(k)$ are replaced with their first order one-half step ahead predicted values given by $$\vec{x}_1^p(k) = 1.5 \cdot \vec{x}_1(k) - 0.5 \cdot \vec{x}_1(k-1)$$ $$\vec{d}_1^p(k) = 1.5 \cdot \vec{d}_1(k) - 0.5 \cdot \vec{d}_1(k-1).$$ (11) Substituting $\vec{x}_1^p(k)$ and $\vec{d}_1^p(k)$ in (11) into $\vec{x}_1(k)$ and $\vec{d}_1(k)$ in (10), the equivalent control input $\vec{u}_{eq}(k)$ then becomes $$\vec{u}_{eq}(k) = (C_1 B_1^*)^{-1} \left( \vec{I}cmd_{qd} - C_1 A_1^* \vec{x}_1^p(k) - C_1 E_1^* \vec{d}_1^p(k) \right). \tag{12}$$ ## B. Voltage Controller Design Using Discrete Perfect RSP The voltage control loop designed in this paper is based on the discrete form of the technique developed in Davison [13]. To design the load voltages controller, let's first consider the entire plant system with the-0 components of the voltages and currents omitted as given in (13). As explained in Section II, these 0-components are completely decoupled and uncontrollable from the inputs, and therefore are not useful to be included in the design. In the system (13), an input delay of one-half the PWM period $(0.5T_{\rm pwm})$ has been explicitly included to account for the computation delay of the DSP, as seen in (13), shown at the bottom of the next page. The states variables for the system (13) are chosen as $\vec{x}_p = [\vec{V}inv_{\rm qd}, \vec{I}inv_{\rm qd}, \vec{V}load_{\rm qd}, \vec{I}snd_{\rm qd}]$ , with the inputs as $u = \vec{V} pwm_{\rm qd}$ . System (13) can be transformed to a discrete-time system with sampling time $T_s = T_{\rm pwm}$ to yield $$\vec{x}_n(k+1) = \Phi \cdot \vec{x}_n(k) + \Gamma_1 \cdot \vec{u}(k-1) + \Gamma_2 \cdot \vec{u}(k) \tag{14}$$ where $$\Phi = e^{A_p T_S}, \quad \Gamma_1 = \int_{0.5 T_S}^{T_S} e^{A_p \tau} B_p d\tau, \quad \Gamma_2 = \int_{0}^{0.5 T_S} e^{A_p \tau} B_p d\tau.$$ Discrete time system (14) can be written in a standard discrete time state space equations by adding the extra states $\vec{x}_a(k) = \vec{u}(k-1) = \vec{V} \ pwm_{\rm qd}(k-1)$ to yield $$\begin{bmatrix} \vec{x}_p(k+1) \\ \vec{x}_a(k+1) \end{bmatrix} = \begin{bmatrix} \Phi & \Gamma_1 \\ \vec{0}_{2\times 2} & \vec{0}_{2\times 2} \end{bmatrix} \cdot \begin{bmatrix} \vec{x}_p(k) \\ \vec{x}_a(k) \end{bmatrix} + \begin{bmatrix} \Gamma_2 \\ \vec{I}_{2\times 2} \end{bmatrix} \cdot \vec{u}(k)$$ (15) so that the system can be written as $$\vec{x}_{p}^{*}(k+1) = A_{p}^{*}\vec{x}_{p}^{*}(k) + B_{p}^{*}\vec{u}(k)$$ (16) where $$\begin{split} \vec{x}_p^*(k) &= \begin{bmatrix} \vec{x}_p(k) \\ \vec{x}_a(k) \end{bmatrix} \\ A_p^* &= \begin{bmatrix} \Phi & \Gamma_1 \\ \vec{0}_{2\times 2} & \vec{0}_{2\times 2} \end{bmatrix} \\ B_p^* &= \begin{bmatrix} \Gamma_2 \\ \vec{I}_{2\times 2} \end{bmatrix}. \end{split}$$ To design the voltage controller, we need to consider the true plant (16) and the discrete time sliding mode current controller as the equivalent "plant" as seen by the outer voltage loop. Using (10) and (16) the augmented true plant and discrete sliding mode current controller can be found as in $$\vec{x}_p^*(k+1) = A_d \vec{x}_p^*(k) + B_d \vec{u}_1(k)$$ (17) with $\vec{u}_1(k) = \vec{I}cmd_{ad}^*(k)$ , and $$A_{d} = A_{p}^{*} - B_{p}^{*} (C_{1} B_{1}^{*})^{-1} (B_{1}^{*} C_{11} + E_{1}^{*} C_{12})$$ $$B_{d} = B_{p}^{*} (C_{1} B_{1}^{*})^{-1}$$ $$C_{11} = \begin{bmatrix} \vec{I}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} \\ \vec{0}_{2 \times 2} & \vec{I}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} \end{bmatrix}$$ $$C_{12} = [\vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{0}_{2 \times 2} & \vec{I}_{2 \times 2} & \vec{0}_{2 \times 2}].$$ Note that the augmented system given in (17) was found assuming the approximation $\vec{I}snd_{\rm qd} \approx \vec{I}load_{\rm qd}$ has been used. Now, assume $\omega_i = 2\pi f_i$ $i = 1, 2, \dots n$ are frequencies of the reference voltages and harmonics to be eliminated. For a 60-Hz DGS system with desire to eliminate third, fifth, and seventh harmonics, for example, we use $\omega_1=2\pi\cdot 60$ , $\omega_2=2\pi\cdot 3\cdot 60$ , $\omega_3=2\pi\cdot 5\cdot 60$ , and $\omega_4=2\pi\cdot 7\cdot 60$ . We can then choose the servo-compensator to be $$\dot{\vec{\eta}} = A_c \vec{\eta} + B_c e_{\text{Vqd}} \vec{e}_{\text{Vqd}} = \vec{V} r e f_{\text{qd}} - \vec{V} loa d_{\text{qd}}$$ (18) where $$\vec{\eta} = [\vec{\eta}_1, \vec{\eta}_2, \cdots \vec{\eta}_n]^T \quad \vec{\eta}_i \in R^4, \quad i = 1, 2, \dots n$$ $$A_c = \text{block diag } [Ac_1, Ac_2, \cdots, Ac_n]$$ $$B_c = [Bc_1, Bc_2, \cdots, Bc_n]^T$$ with $$Ac_i = \begin{pmatrix} \vec{0}_{2\times 2} & \vec{I}_{2\times 2} \\ -\omega_i^2 \vec{I}_{2\times 2} & \vec{0}_{2\times 2} \end{pmatrix}, \quad i = 1, 2, \dots n$$ $$Bc_i = (\vec{0}_{2\times 2} & \vec{I}_{2\times 2})^T \quad i = 1, 2, \dots n.$$ Note that each of the blocks $\dot{\vec{\eta}}_i = Ac_1\vec{\eta}_i + Bc_i\vec{e}_{Vqd}$ represents a state space implementation of the continuous transfer function $1/(s^2 + \omega_i^2)$ for each of the qd-axis voltages errors. The servo compensator (18) can be transformed to a discrete time system to yield $$\vec{\eta}(k+1) = A_c^* \vec{\eta}(k) + B_c^* \vec{e}_{Vqd}(k)$$ $$\vec{e}_{Vqd}(k) = \vec{V} ref_{qd}(k) - \vec{V} load_{qd}(k)$$ (19) where $$A_c^* = \exp(A_c \cdot T_S)$$ $B_c^* = \int_0^{T_S} e^{A_1 \cdot (T_S - \tau)} B_c d\tau.$ In the perfect robust servomechanism control [13], the controller uses linear state-feedback of the "plant" states $x_p^*(k)$ and servo compensator states $\eta(k)$ to form the controller input $\vec{I}cmd_{\mathrm{od}}^*(k)$ $$\vec{u}_1(k) = \vec{I}cmd_{\rm qd}^*(k) = K_0 x_p^*(k) + K_1 \eta(k).$$ (20) The gains $K = \begin{bmatrix} K_0 & K_1 \end{bmatrix}$ are then found by minimizing the discrete performance index $$J_{\varepsilon} = \sum_{k=0}^{\infty} (z(k)'z(k) + \varepsilon \cdot u(k)'u(k))$$ $$z = \begin{bmatrix} x_p^* \\ \eta \end{bmatrix}$$ (21) $$\dot{x}_{p}(t) = A_{p}\vec{x}_{p}(t) + B_{p}\vec{u}(t - 0.5T_{\text{pwm}})$$ $$\vec{A}_{p} = \begin{bmatrix} \vec{0}_{2\times2} & (3 \cdot C_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} & \vec{0}_{2\times2} & -(3 \cdot C_{\text{inv}})^{-1} \cdot \hat{T}ri_{\text{qd}} \\ -(L_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} & \vec{0}_{2\times2} & \vec{0}_{2\times2} & \vec{0}_{2\times2} \\ \vec{0}_{2\times2} & \vec{0}_{2\times2} & \vec{0}_{2\times2} & (C_{\text{load}})^{-1} \cdot \vec{I}_{2\times2} \\ (L_{\text{inv}})^{-1} \cdot \hat{T}rv_{\text{qd}} & \vec{0}_{2\times2} & -(L_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} & -R_{\text{trans}}(L_{\text{trans}})^{-1} \cdot \vec{I}_{2\times2} \end{bmatrix}$$ $$\vec{B}_{p} = \begin{bmatrix} \vec{0}_{2\times2} \\ (L_{\text{inv}})^{-1} \cdot \vec{I}_{2\times2} \\ \vec{0}_{2\times2} \\ \vec{0}_{2\times2} \end{bmatrix}, \quad \hat{T}ri_{\text{qd}} = tr \cdot \frac{3}{2} \begin{bmatrix} 1 & \sqrt{3} \\ -\sqrt{3} & 1 \end{bmatrix} \quad \hat{T}rv_{\text{qd}} = tr \cdot \frac{1}{2} \begin{bmatrix} 1 & -\sqrt{3} \\ \sqrt{3} & 1 \end{bmatrix}$$ (13) Fig. 5. Output voltages controller using robust servomechanism controller. for the augmented "equivalent plant" (17) and the servo compensator (19) $$\begin{bmatrix} \vec{x}_p^*(k+1) \\ \eta(k+1) \end{bmatrix} = \begin{bmatrix} A_d & 0 \\ -B_c^*C & A_c^* \end{bmatrix} \begin{bmatrix} \vec{x}_p^*(k) \\ \eta(k) \end{bmatrix} + \begin{bmatrix} B_d \\ -B_c^*D \end{bmatrix} u_1(k)$$ (22) where $\varepsilon > 0$ is an arbitrarily small scalar. Solutions of (21) and (22) can be found easily using Matlab command *dlqr*. Current Limit and Control Saturation Handling: The current command $\vec{I}cmd_{\rm qd}^*(k)$ generated by the robust servomechanism voltage controller above is limited in magnitude as in (23) to yield the current command $\vec{I}cmd_{\rm qd}(k)$ , which will be implemented by the inner loop current controller $$\vec{I}cmd_{\mathrm{qd}}(k) = \begin{cases} \vec{I}cmd_{\mathrm{qd}}^{*}(k), & \text{if } \left| \vec{I}cmd_{\mathrm{qd}}^{*}(k) \right| \leq I_{\mathrm{max}} \\ \frac{\vec{I}cmd_{\mathrm{qd}}^{*}(k)}{\left| \vec{I}cmd_{\mathrm{qd}}^{*}(k) \right|} I_{\mathrm{max}}, & \text{if } \left| \vec{I}cmd_{\mathrm{qd}}^{*}(k) \right| > I_{\mathrm{max}}. \end{cases}$$ (23) $I_{\rm max}$ represents the maximum allowable magnitude of the inverter currents. Equation (23) limits the magnitude of the current commands but maintains their vector directions in the qd-space. The states $\vec{\eta}_i$ of the servo-compensator can be seen as sine wave signal generators that get excited by the harmonic contents of the error signals at frequency $\omega_i$ . When the control inputs of the robust servomechanism voltage controller saturate, i.e., $|\vec{I}cmd_{\rm qd}^*(k)| > I_{\rm max}$ the servo-compensator states will grow in magnitude due to the break in the control loop. This problem is similar to the integrator windup problem that occurs in an integral type controller. To prevent this, the servo-compensator in (19) can be modified as $$\vec{\eta}(k+1) = A_c^* \vec{\eta}(k) + B_c^* \vec{e}_1(k)$$ $$\vec{e}_1(k) = \begin{cases} \vec{e}_{Vqd}(k), & \text{if } |\vec{I}cmd_{qd}^*| \le I_{max} \\ 0, & \text{if } |\vec{I}cmd_{qd}^*| > I_{max}. \end{cases}$$ (24) TABLE I System Parameters | DC Bus Vo | ltages | |---------------------|---------------------------------------| | Vdc | 540 V (nom.) 390V (min) | | AC Output | voltage | | Vload | 208V(LL-RMS), 120V(LN) | | f | 60 Hz | | <b>Inverter fil</b> | ters | | $C_{inv}$ | $540 \mu F$ | | $L_{inv}$ | 300 μΗ | | Delta-Wye | Transformer | | 245V: | 208V, 60Hz | | $L_{trans}$ | 48 $\mu H (\approx 0.03 \text{ p.u})$ | | $R_{trans}$ | 0.02 ohm | | Output filt | er | | $C_{grass}$ | 90 μF | Using (24), during the current limit saturation, the servo compensator states will continue to oscillate at the harmonic frequency with constant magnitude. The resulting robust servo-mechanism controller structure is shown in Fig. 5. ## IV. EXPERIMENTAL RESULTS The effectiveness the proposed control strategy has been verified on an 80-kVA DGS unit with system parameters shown in Table I. The dc bus voltage is obtained from a six-pulse thyristor controlled rectifier in parallel with a 480-V battery system. The DSP control system used is based on the TMS320F240 fixed point DSP with control timing diagram as given in Fig. 5. The PWM timing is calculated through a standard space vector PWM [21] with switching frequency of 3.2 kHz ( $T_{\rm pwm}=T_s=320~\mu {\rm s}$ ). The experimental results presented in this paper have been obtained using the proposed control strategy with only the third, the fifth, and seventh harmonics being eliminated. Fig. 6. Synchronous reference frame voltage and current control with PI controllers. Fig. 7. steady-state performance comparisons under nonliner load (a) using proposed control and (b) PI controllers. Top: three phase load currents. Bottom: three-phase load voltages. Fig. 8. Three single-phase diode rectifier as nonlinear loads. Comparison With Synchronous Reference Frame Control With PI Controllers: It is instructive to compare the proposed control with commonly used PI controllers. To provide a fair comparison, the PI controls should preferably be performed in synchronous reference frame where perfect sinusoidal quantities will appear as dc quantities. Note that it is not necessary for the proposed control to be performed in the synchronous frame, since the proposed control can guarantee zero steady-state error for signals varying at fundamental frequency. Fig. 6 shows the synchronous reference frame control of the voltages and currents using the PI controllers. In this figure, the voltages and currents are expressed in the synchronous reference frame using transformation $$f_{\rm qe} = f_{\rm qs} \cdot \cos \omega t - f_{\rm ds} \cdot \sin \omega t$$ $$f_{\rm ds} = f_{\rm qs} \cdot \sin \omega t + f_{\rm ds} \cdot \cos \omega t$$ (25) where the qs and ds subscripts denote variables in the stationary reference frame, the qe and de denote the synchronous reference frame variables, and $\omega t$ represent the phase angle of the voltages references. Given three-phase balanced voltages references, it can be shown using (25) that the de and qe references | TYPE OF LOAD | % Reg | % Reg N LD OUTPUT V | | | AVG | F LD OUTPUT V | | | AVG | |--------------------------------------|------------------|---------------------|--------|--------|------------------|---------------|--------|--------|--------| | V REG (100% RES LD) | 0.031 | 120.23 | 120.07 | 120.16 | 120.15 | 120.17 | 120.03 | 120.15 | 120.12 | | V REG (100%, 0.8PF LD) | 0.033 | 120.23 | 120.07 | 120.16 | 120.15 | 120.20 | 120.00 | 120.14 | 120.11 | | V REG (100%, 2.75:1CF LD) | 0.019 | 120.23 | 120.07 | 120.16 | 120.15 | 120.14 | 120.11 | 120.14 | 120.13 | | V REG, 100% UNBAL RES LD (A) | 0.019 | 120.23 | 120.07 | 120.16 | 120.15 | 120.59 | 119.59 | 120.21 | 120.13 | | V REG, 100% UNBAL RES LD (A&B) | 0.028 | 120.23 | 120.07 | 120.16 | 120.15 | 120.67 | 119.97 | 119.72 | 120.12 | | | 540VDC, OUTPUT V | | PUT V | AVG | 390VDC, OUTPUT V | | PUT V | AVG | | | V REG, 100% RES LD ON BATT. @ 390VDC | -0.089 | 120.17 | 120.03 | 120.15 | 120.12 | 120.26 | 120.12 | 120.29 | 120.22 | TABLE II OUTPUT VOLTAGES REGULATION Fig. 9. Steady-state linear load: (a) 100% resistive balanced, (b) 100% 0.8 pf load, (c) 100% resistive unbalanced (phase A unloaded), and (d) 100% resistive unbalanced (phase A&B). Top: load currents; middle: load voltages; bottom: inverter voltages. voltages in the synchronous reference frame are given by the maximum value of the reference voltage V max and 0 respectively as shown in Fig. 6. The control shown in Fig. 6 also includes decoupling terms [11] that are used to compensate for the coupling of the d and q dynamics due to transformation (25), and feed forward terms used to improve transient performance. It is worth noting that, if properly tuned, the control given in Fig. 6 can easily provide a good transient response for sudden load changes. Also, based on the internal model principle [14], since the PI controller includes an integral term (1/s), the controller guarantees zero steady-state error for references and disturbances at zero frequency in synchronous reference frame, which in turn correspond to fundamental frequency references and disturbances in abc reference frame. Therefore, it is expected that the control in Fig. 6 would have a good steady-state voltage regulation and low THD voltage when only linear bal- | TABLE | III | |--------------|---------| | OUTDIT VOLTA | CES THD | | TYPES OF LOAD | Output voltages THD | |--------------------------------|---------------------| | No load | 0.90% | | 100% balanced resistive load | 1.30% | | 100% 0.8 pf load | 1.32% | | 100% unbal. resistive (ph.A) | 1.70% | | 100% unbal. resistive (ph.A&B) | 1.89% | | Crest load (3:1) | 2.7% | anced loads are applied. However, when disturbances other than the zero frequency (in synchronous reference frame) exist, then the PI controller can no longer guarantee a perfect regulation at steady-state. Note that, even though unbalanced linear loads in *abc* reference frame (or stationary reference frame) vary at fundamental frequency, in synchronous reference frame they appear as signals varying at frequency other than zero as apparent from transformation (25). Therefore, the PI controllers shown in Fig. 6 would not yield satisfactory steady performance for nonlinear harmonics and unbalanced nonlinear and linear loads. Fig. 7 shows experimental results showing the steady-state performances comparison between the proposed control and the control shown in Fig. 6 under 100% nonlinear load condition. Both controls are updated at the same control rate equal to the 3.2-kHz PWM switching frequency. The nonlinear load applied consists of three single-phase diode rectifiers with RC load as shown in Fig. 8 with small amount of linear load added to obtain 100% rated power. It can be seen that the proposed control yields output voltages with significantly lower THD than the PI controllers, which confirms the arguments of the preceding paragraph. Other Performance Measures of the Proposed Control: Table II gives the steady-state RMS output voltages regulation under different types of loads. It can be seen that the control strategy provides good output voltages regulation in all cases. Note that, the deviations in the output voltages for unbalanced load are due to the uncontrollable zero-component of the load currents. However, as can be seen the effect is minimal showing the effectiveness of the LC filter at the output side of the transformer. Fig. 9 shows the waveforms of the load currents, load voltages, and inverter voltages under various linear loads: resistive, inductive, balanced, and unbalanced load. Table III summarizes the output voltages THD under different types of loads showing the superior THD performance of the proposed control strategy. Better results may be obtained by including more harmonics to be eliminated into the robust servomechanism controller. Figs. 10 and 11 show the responses of the load voltages on resistive load transients, zero–100% and 100%–zero, respectively. It can be seen that the load voltages recover within less than a cycle after the load is applied. Even though in both cases the output voltages exhibit slight overshoot due to the underdamped nature of the control, the output voltages magnitudes deviate less than 5% of the nominal. These results show that Fig. 10. Resistive load transient: 0% to 100%. Top: three-phase load currents, bottom: three-phase load voltages resistive load transient. Fig. 11. Resistive load transient: 100% to 0% top: three-phase load currents, bottom: three-phase load voltages resistive load transient. Fig. 12. Three-phase short-circuits on output terminals. Top: inverter currents, middle: load voltages, and bottom: inverter voltages. the perfect RSP controller provides fast transient recovery under load transients with minimal overshoot in the response. Finally, the effectiveness of the current controller was verified by applying a sudden three-phase short circuit on the output load terminals. The current limit was set at 300% level, and the inverter was shutdown deliberately after ten cycles of short circuit condition. The results are shown in Fig. 12. It can be seen that the discrete sliding mode controller provides a fast and minimal overshoot on the inverter currents. #### V. CONCLUSION This paper has outlined the development of a digital control strategy for three-phase PWM inverters used in DGS applications. The control strategy combines the perfect RSP controller for low THD output voltages regulation and the discrete sliding mode current controller for fast over-current protection. The voltage controller was developed by including the dynamic of the current controller into the plant with the computation delay of the DSP accounted for. It was shown that by including the harmonic frequency mode to be eliminated into the perfect RSP controller, superior low THD performance could be achieved without sacrificing the transient recovery performance of the output voltages. The experimental results presented verified the effectiveness of the proposed control strategy both in providing low THD output voltages regulations and in providing protection under short circuit condition. ## REFERENCES - A. Schonung and H. Stemmler, "Static frequency changers with subharmonic control in conjunction with reversible variable speed drive," BBC Rev., pp. 555–557, Aug./Sept. 1964. - [2] P. D. Ziogas, "Optimum voltage and harmonic control of PWM techniques for three phase static UPS systems," *IEEE Trans. Ind. Applicat.*, vol. IA-16, pp. 542–546, July/Aug. 1980. - [3] B. K. Bose and H. A. Sutherland, "A high performance pulse-width modulator for an inverter-fed drive system using a microcomputer," in *Proc. Annu. Meeting Industry Applications Soc. Conf.*, 1982, pp. 847–853. - [4] H. S. Patel and R. G. Hoft, "Generalized technique of harmonic elimination and voltage control in thyristor inverter, part I," *IEEE Trans. Ind. Applicat.*, vol. IA-9, pp. 310–317, Mar./Apr. 1973. - [5] F. G. Turnbull, "Selected harmonic reduction in static dc-ac inverters," IEEE Trans. Commun. Electron., vol. CE-83, pp. 374–378, July 1964. - [6] I. J. Pitel, S. N. Talukdar, and P. Wood, "Characterization of programmed-waveform pulse-width modulation," *IEEE Trans. Ind. Applicat.*, vol. IA-16, pp. 707–715, Sept./Oct. 1980. - [7] G. S. Buja, "Optimum output waveforms in PWM inverters," *IEEE Trans. Ind. Applicat.*, vol. IA-16, pp. 830–836, Nov./Dec. 1980. - [8] A. Kernik, D. L. Stechshulte, and D. W. Shireman, "Static inverter with synchronous output waveform synthesized by time-optimal response feedback," *IEEE Trans. Ind. Electron.*, vol. IECI-24, pp. 297–305, 1977. - [9] A. Kawamura and R. G. Hoft, "Instantaneous feedback controlled PWM inverter with adaptive hysteresis," *IEEE Trans. Ind. Applicat.*, vol. IA-20, pp. 769–775, July/Aug. 1984. - [10] P. Ziogas, "Delta modulation technique in static PWM inverters," *IEEE Trans. Ind. Applicat.*, vol. IA-17, pp. 289–295, Apr. 1981. - [11] K. P. Gokhale, A. Kawamura, and R. G. Hoft, "Dead beat microprocessor control of PWM inverter for sinusoidal output waveform synthesis," in *Proc. Power Electronics Specialists Conf.*, 1985, pp. 28–36. - [12] A. Kawamura, T. Haneyoshi, and R. G. Hoft, "Deadbeat controlled PWM inverter with parameter estimation using only voltage sensor," in Proc. Power Electronics Specialists Conf., Apr. 1986, pp. 118–125. - [13] E. J. Davison and B. Scherzinger, "Perfect control of the robust servomechanism problem," *IEEE Trans. Automat. Contr.*, vol. 32, pp. 689–702, Aug. 1987. - [14] B. A. Francis and W. M. Wonham, "The internal mode principle for linear multivariable regulators," *Appl. Math. Opt.*, vol. 2, pp. 170–194, 1975 - [15] T. Haneyoshi, A. Kawamura, and R. G. Hoft, "Waveform compensation of PWM inverter with cyclic fluctuating loads," *IEEE Trans. Ind. Ap*plicat., vol. 24, pp. 582–589, Jan./Feb. 1988. - [16] Y. Tzou, S. Jung, and H. Yeh, "Adaptive repetitive control of PWM inverters for very low THD ac-voltage regulation with unknown loads," *IEEE Trans. Power Electron.*, vol. 14, pp. 973–981, Sept. 1999. - [17] T. Inoue, M. Nakano, and S. Iwai, "High accuracy control of servomechanism for repeated contouring," in *Proc. 10th Annu. Symp. Incremental Motion Control System Devices*, 1981, pp. 258–292. - [18] T. Inoue and M. Nakano, "High accuracy control of a proton synchroton magnet power supply," in *Proc. IFAC Conf.*, vol. 20, 1981, pp. 216–221. - [19] S. Hara, Y. Yamammoto, T. Omata, and M. Nakano, "Repetitive control system: a new type servo system for periodic exogenous signals," *IEEE Trans. Automat. Contr.*, vol. 33, pp. 659–666, July 1988. - [20] V. Utkin, J. Guldner, and J. Shi, Sliding Mode Control in Electromechanical Systems. Philadelphia, PA: Taylor & Francis, 1999. - [21] H. W. Van Der Broeck and H. C. Skudelny, "Analysis and realization of a pulsewidth modulator based on voltage space vectors," *IEEE Trans. Ind. Applicat.*, vol. 24, pp. 142–150, Jan./Feb. 1988. - [22] H. S. Patel and R. G. Hoft, "Generalized technique of harmonic elimination and voltage control in thyristor inverter, part II," *IEEE Trans. Ind. Applicat.*, vol. IA-10, pp. 666–673, Sept./Oct. 1973. **Mohammad N. Marwali** (M'98) received the B.S.E.E. degree from The Institut Teknologi Bandung, Bandung, Indonesia, in 1993 and the M.S.E.E degree from The Ohio State University (OSU), Columbus, in 1997 where he is currently pursuing the Ph.D degree. His research interests are in the area of control of uninterruptible power supplies, distributed generation systems, electric motor drives, and power converters. Ali Keyhani (S'72–M'76–SM'89–F'98) was with Hewlett-Packard Company and TRW Control, from 1967 to 1972. Currently, he is a Professor of electrical engineering at The Ohio State University (OSU), Columbus. He serves as the Director of OSU Electromechanical and Mechatronic Systems Laboratory. His research activities focus on the control of distributed energy systems, design and modeling of electric machine, control and design of power electronic systems, DSP-based virtual test bed for design, control of power systems, automotive systems, modeling, parameter estimation, and failure detection systems. Dr. Keyhani received the OSU College of Engineering Research Award for 1989, 1999, and 2003. He was an Editor for the IEEE TRANSACTIONS ON ENERGY CONVERSION and past Chairman of the Electric Machinery Committee, IEEE Power Engineering Society.