# Design And Analysis of Logic Gates Using Static And Domino Logic Technique

Permendra Kr. Verma, S. K. Singh, Amit Kumar, Sanjay Singh

Abstract- This paper presents a new design of static and Domino logic using CMOS. Domino logic is a CMOS based evolution of the dynamic logic techniques based on either PMOS or NMOS transistors. It allows a rail-to-rail logic swing. It was developed to speed up circuits in Dynamic Logic. They have smaller areas than conventional CMOS logic (as does all Dynamic Logic) and parasitic capacitances are smaller so that higher operating speeds are possible. There are many solutions to the problem of how to cascade dynamic logic gates. One way is Domino Logic, which inserts an ordinary static inverter between stages. While this might seem to defeat the point of dynamic logic, since the inverter has a PFET (one of the main goals of Dynamic Logic is to avoid PFETs where possible, due to speed), there are two reasons it works well.

Keywords- Static CMOS, Dynamic CMOS, PMOS, NMOS, Power-Saving Clock, Power-Wasting Glitches, Precharge, Logic Gate.

#### **I. INTRODUCTION**

Domino logic is a CMOS-based evolution of the dynamic logic techniques based on either PMOS or NMOS transistors. It allows a rail-to-rail logic swing. It was developed to speed up circuits. Operation of dynamic CMOS consist of precharge and evaluation phase. In Dynamic Logic, a problem arises when cascading one gate to the next [3]. The precharge "1" state of the first gate may cause the second gate to discharge prematurely, before the first gate has reached its correct state. This uses up the "precharge" of the second gate, which cannot be restored until the next clock cycle, so there is no recovery from this error. There are many solutions to the problem of how to cascade dynamic logic gates. One way is Domino Logic, which inserts an ordinary static inverter between stages [1]. While this might seem to defeat the point of dynamic logic, since the inverter has a PFET (one of the main goals of Dynamic Logic is to avoid PFETs where possible, due to speed), there are two reasons it works well [3]. First, there is no fanout to multiple PFETs. The dynamic gate connects to exactly one inverter, so the gate is still very fast. And since the inverter connects to only NFETs in dynamic logic gates, it too is very fast. Second the PFET in an inverter can be made smaller than in some types of logic gates [12]. In a domino logic cascade structure consisting of several stages, the evaluation of each stage ripples the next stage evaluation, similar to a domino falling one after the other [7]. Once fallen, the node states cannot return to "1" (until the next clock cycle) just as dominos, once fallen, cannot stand up. The structure is hence called Domino CMOS Logic.

Permendra Kr. Verma1, S.K. Singh2, Amit Kumar3, Sanjay Singh4

Dept. Of Electronics Design & Technology, National Institute of Electronics and Information Technology, MMM EC Gorakhpur India 273010

- 1. smartypermendra@gmail.com
- 2. sks15965@yahoo.co.in
- 3. amitkgcet@gmail.com
- 4. dcsanjaypm@gmail.com

It contrasts with other solutions to the cascade problem in which cascading is interrupted by clocks or other means. Important Domino Logic features include [11]

- They have smaller areas than conventional CMOS logic (as does all Dynamic Logic).
- Parasitic capacitances are smaller so that higher operating speeds are possible.
- Operation is free of glitches as each gate can make only one transition.
- Only non-inverting structures are possible because of the presence of inverting buffer.

The remaining part of our paper is organized as follows: In section II we will discuss the static logic and in section III we will discuss Dynamic Logic. The Design of Domino CMOS Logic will be discussed in section IV and in section V we will discuss the design of static Logic and in section VI we will discuss the result and finally in section VII conclude the paper and give the future scope of this paper.

## **II. STATIC LOGIC**

A static CMOS gate is a combination of two networks, called the pull-up network (PUN) and the pull-down network (PDN) (Figure 1). The figure shows a generic N input logic gate where all inputs are distributed to both the pull-up and pull-down networks [3]. The function of the PUN is to provide a connection between the output and VDD anytime the output of the logic gate is meant to be 1 (based on the inputs) [9]. Similarly, the function of the PDN is to connect the output to VSS when the output of the logic gate is meant to be 0. The PUN and PDN networks are constructed in a mutually exclusive fashion such that one and only one of the networks are conducting in steady state [4]. In this way, once the transients have settled, a path always exists between VDD and the output F, realizing a high output "one", or, alternatively, between VSS and F for a low output "zero". This is equivalent to stating that the output node is always a low impedance node in steady state.





In constructing the PDN and PUN networks, the following observations are [9].

- 1. A transistor can be thought of as a switch controlled by its gate signal. An NMOS switch is on when the controlling signal is high and is off when the controlling signal is low. A PMOS transistor acts as an inverse switch that is on when the controlling signal is low and off when the controlling signal is low and off when the controlling signal is high.
- 2. The PDN is constructed using NMOS devices, while PMOS transistors are used in the PUN. The primary reason for this choice is that NMOS transistors produce "strong zeros," and PMOS devices generate "strong ones". To illustrate this, consider the examples shown in Figure 2. In Figure 2(a), the output capacitance is initially charged to V<sub>DD</sub>. Two possible discharge scenarios are shown. An NMOS device pulls the output all the way down to GND, while a PMOS lowers the output no further than  $|V_{Tp}|$  the PMOS turns off at that point, and stops contributing discharge current. NMOS transistors are hence the preferred devices in the PDN. Similarly, two alternative approaches to charging up a capacitor are shown in Figure 2(b), with the output initially at GND. A PMOS switch succeeds in charging the output all the way to  $V_{DD}$ , while the NMOS device fails to raise the output above  $V_{DD}$ - $V_{Tn}$ . This explains why PMOS transistors are preferentially used in a PUN.



(a) Pull down a node using NMOS and PMOS switch



(b) Pull up a node using NMOS and PMOS switch

Figure 2: Simple examples illustrate why NMOS should be used a pull- down and PMOS should be used a pull-up device.

- 3. A set of construction rules can be derived to construct logic functions (Figure 3).
- 4. NMOS devices connected in series corresponds to an AND function. With all the inputs high, the series combination conducts and the value at one end of the chain is transferred to the other end. Similarly, NMOS transistors connected in parallel represent an OR function. A conducting path exists between the output and input terminal if at least one of the inputs is high. A series connection of PMOS conducts if both inputs are low, representing a NOR function, while PMOS transistors in parallel implement a NAND.
- 5. Using De Morgan's theorems, it can be shown that the pull up and pull-down networks of a complementary CMOS structure are dual networks. This means that a parallel connection of transistors in the pull-up network corresponds to a series connection of the corresponding devices in the pull-down. Network, and vice versa. Therefore, to construct a CMOS gate, one of the networks (e.g. PDN) is implemented using combinations of series and parallel devices.

The other network (i.e., PUN) is obtained using duality principle by walking the hierarchy, replacing series sub-nets with parallel sub-nets, and parallel sub-nets with series subnets. The complete CMOS gate is constructed by combining the PDN with the PUN.



**Figure 3:** NMOS logic rules- series device implement AND and parallel device implement an OR

The complementary gate is naturally inverting, implementing only functions such as NAND, NOR, and XNOR. The realization of a non-inverting Boolean function (such as AND, OR, or XOR) in a single stage is not possible, and requires the addition of an extra inverter stage [6]. The number of transistors required to implement an N-input logic gate is 2N [6].

#### **III. DYNAMIC LOGIC**

Dynamic logic (properly designed) is over twice as fast as normal logic. It uses only fast N transistors, and is amenable to transistor sizing optimizations. Static logic is slower because it has twice the loading, higher thresholds, and actually uses slow P transistors to compute things. Dynamic logic may be harder to work with, but if you need the speed, there is no other choice. A dynamic logic circuit running at 1/2 voltage will consume 1/4 the power of normal logic [2]. Also each rail can convey an arbitrary number of bits, and there are no power-wasting glitches. Also powersaving clock gating and asynchronous techniques are much more natural in dynamic logic [2-8]. Domino logic is a commonly used alternative to CMOS logic for designing circuits with high speed and or low area requirements. Although it provides higher speed and lower area, domino logic has relatively higher dynamic power consumption than CMOS logic due to precharge evaluate based operation and also proposed a novel low-power domino gate design and also a methodology to use these low-power hut slower gates with regular domino logic gates in combinational circuits to achieve low-power operation without changing the circuit delay [12]. There are a number of approaches to CMOS fabrication, including the P-well, the N-well, the twin well tub and the silicon-on -insulator processes. The logical extension of P-well and N-well approaches is the twin tub fabrication process. High resistivity n type substrate is used over which N-well and P-well regions are N-well CMOS technology is widely used created. worldwide [7]. N-well CMOS circuits are also superior to Pwell because of the lower substrate bias effects on transistor threshold voltage and inherently lower parasitic capacitances associated with source and drain.

#### IV. DESIGN OF DOMINO CMOS LOGIC CIRCUIT



Figure 4: Circuit diagram of Domino AND gate





# **V. DESIGN OF STATIC CMOS LOGIC CIRCUIT**



Figure 6: Circuit diagram of Static AND gate



Figure 7: Wave form of static AND gate.



#### **VI. RESULT**

We have simulated static and Domino circuit on TANNER TOOL. We have simulated our devices using T-Spice. For simulation we have calculated area of devices, gate capacitances, widths of P-MOSFETs and N-MOSFETs, threshold voltage and also calculated time delay in CMOS circuits. In case of Domino AND gate, calculation provides the value of Wn = 6.123 $\mu$ m  $\approx$  6 $\mu$ m and Wp =4.233 $\mu$ m  $\approx$ 4µm. For the inverter at output side of the circuit, I found the values of Wn=4.485µm≈4.5µm and Wn =15.17µm≈15µm. T-SPICE provides time delay on this CMOS logic circuit for the calculated values as tplh= 1.0333e-009 and tphi=1.0964e-009. On comparing this value with static logic it is found that the silicon area covered by the domino circuit is less than static counterpart hence reduces the power consumption, despites its use of clock signals. The time delay in domino logic is less than static counterpart hence it is used in high speed devices.

Table: Comparison between Static and Domino logic Gates

|                    | Static<br>AND<br>Gate                   | Domino<br>AND<br>Gate |
|--------------------|-----------------------------------------|-----------------------|
| Time delay<br>(ns) | 1.4596 e <sup>⁻</sup><br><sup>008</sup> | 3.9937 e <sup>-</sup> |
| Max. Power         | 3.463550                                | 3.990001              |
| (watts)            | e <sup>-003</sup>                       | e <sup>-003</sup>     |
| Min. Power         | 6.311984                                | 1.772035              |
| (watts)            | e <sup>-011</sup>                       | e <sup>-011</sup>     |
| Average            | 6.697686                                | 1.231027              |
| Power(watts)       | e <sup>-004</sup>                       | e <sup>-004</sup>     |

## **VII. CONCLUSION**

Domino logic is developed to speed up circuits in Dynamic Logic. They have smaller areas than conventional CMOS logic (as does all Dynamic Logic) and parasitic capacitances are smaller so that higher operating speeds are possible. In geometrical design the set of minimum widths, spacing and layout guidelines are needed to create masks. Two ways are here to specify these dimensions. First one is to specify the value in which al dimensions are stated in standard unit of length and the second one is scalable in which distances are specified as multiples of a metric  $\lambda$  is adjusted to correspond to the limitations of the process line. Scalable rules are advantageous over specifying value because they can be adjusted to several different processing lines by changing the value of  $\lambda$ .

## REFERENCES

- [1]. Madhuban Kishor et. al., "Threshold Voltage and Power-Supply Tolerance of CMOS Logic Design Families," IEEE, 2000.
- [2]. Massimo Alioto et. al., "Design of High-Speed Power-Efficient MOS Current-Mode Logic Frequency Dividers", IEEE Transactions On Circuits And Systems—Ii: Express Briefs, Vol. 53, No. 11, November 2006.

- [3]. R. H. Krambeck, C. M. Lee, and H. S. Law, "High-Speed Compact Circuits with CMOS", in IEEE Journal of Solid State Circuits, pp 614-619, Vol. SC-17, No. 3, June 1982.
- [4]. N. F. Goncalves and H. J. De Man, "NORA: A Race free Dynamic CMOS Technique for Pipelined Logic Structures", in IEEE Journal of Solid State Circuits, pp 261-266, Vol. 18, No. 3, June 1983.
- [5]. M. R. Prasad, D. Kirkpatrick, and R. K. Brayton, "Domino Logic Synthesis and Technology Mapping", in International Workshop on Logic Synthesis, 1987.
- [6]. Min Zhao and Sachin S. Sapatnekar, "Technology Mapping for Domino Logic", in IEEE/ACM Proc. of Design Automation Conference, pp 248-251, 1998.
- [7]. R. K. Brayton, R. L. Rudell, and A. L. Sangiovanni-Vincentelli, "MIS: A Multiple-Level Logic Optimization System", in IEEE Trans. on Computer Aided Design, pp. 1062-1081, Vol. 6, No. 6, 1987.
- [8]. Tyler Thorp, Gin Yee and Carl Sechen, "Domino Logic Synthesis Using Complex Static Gates", in Proc. of Int'l Conference on Computer Aided Design, pp 242-247, 1998.
- [9]. Abul Sarwar, "CMOS Power Consumption and Cpd Calculation", Texas Instruments Incorporated, June 1997.
- [ 10]. Ge Yang et. al, "Low Power and High Performance Circuit Techniques for High Fan-in Dynamic Gates", IEEE Computer Society, 2004.
- [11]. Douglas A. Pucknell and Kamran Eshraghian, "Basic VLSI Design" 3<sup>rd</sup> Edition 2011.
- [12]. Wai Lee, Uming KO, P.T. Balsara, "A comparative Study on CMOS Digital Circuits Families for Low-Power Applications", Workshop Proceedings, pp. 129-132, 1994.

