



# Article Electrical Modeling and Characterization of Graphene-Based On-Chip Spiral Inductors

Da-Wei Wang<sup>1</sup>, Meng-Jiao Yuan<sup>1</sup>, Jia-Yun Dai<sup>2,\*</sup> and Wen-Sheng Zhao<sup>1,\*</sup>

- <sup>1</sup> Zhejiang Provincial Key Lab of Large-Scale Integrated Circuit Design, School of Electronics and Information, Hangzhou Dianzi University, Hangzhou 310018, China
- <sup>2</sup> Science and Technology on Monolithic Integrated Circuits and Modules Laboratory, Nanjing 210016, China
- \* Correspondence: jydai2016@163.com (J.-Y.D.); wshzhao@hdu.edu.cn (W.-S.Z.)

**Abstract:** This paper investigates the electrical performance of graphene-based on-chip spiral inductors by virtue of a physics-based equivalent circuit model. The skin and proximity effects, as well as the substrate loss effect, are considered and treated appropriately. The graphene resistance and inductance are combined into the circuit model. It is demonstrated that the electrical characteristics of the on-chip square spiral inductor can be improved by replacing copper with graphene. Moreover, graphene exhibits more effectiveness in improving the inductance in tapered inductors than uniform ones.

Keywords: graphene; on-chip spiral inductor; circuit model; kinetic inductance; quantum resistance

# 1. Introduction

With the improvement of CMOS technologies, radio-frequency integrated circuits (RF ICs) have become possible and have drawn increasing attention in the past decades. To make RF ICs lightweight, multi-functional, and low-cost, on-chip spiral inductors with high inductance density and low power consumption have been widely utilized in the design of low-noise amplifiers, voltage-controlled oscillators, and filters [1].

In order to improve the inductor performance, it is intuitive to pursue high inductance density and quality factors. There are various factors affecting inductor characteristics, such as substrate resistivity and metal thickness. Increasing metal thickness can improve the quality factor by minimizing Ohmic losses but is counter-productive at high frequencies due to accentuated proximity effect loss [2]. The magnetic field from all turns of a spiral inductor accumulates in the middle area, thereby resulting in severe current crowding in the inner turns. As the current crowding can be mitigated with narrow and widely spaced inner turns, a tapered spiral inductor was proposed in [3] to improve the quality factor without consuming extra area.

To facilitate the miniaturization of RF ICs, the scaling down of on-chip spiral inductors is inevitable [4]. However, there exists an inherent limitation in the scalability of conical spiral inductors, as the inductance value is limited by the laws of electromagnetic induction [5]. This is, the magnetic flux is proportional to the surface area, and the magnetic inductance cannot be scaled to retain desired inductance density.

Carbon nanomaterials, including carbon nanotube (CNT) and graphene, have been proposed as promising alternative candidates for interconnected applications. They have been demonstrated to have unique physical properties such as a long mean free path (MFP), extremely high ampacity, and large thermal conductivity, and they exhibit superior performance and reliability to traditional metal wires [6–9]. More importantly, carbon nanomaterials possess large kinetic inductance, which makes them suitable for building inductors in future scaled RF ICs. It was proven that CNT-based on-chip spiral inductors can provide better quality factors than their Cu counterparts [10]. In comparison with CNT, graphene is more compatible with the traditional CMOS process [11], and there are



Citation: Wang, D.-W.; Yuan, M.-J.; Dai, J.-Y.; Zhao, W.-S. Electrical Modeling and Characterization of Graphene-Based On-Chip Spiral Inductors. *Micromachines* **2022**, *13*, 1829. https://doi.org/10.3390/ mi13111829

Academic Editor: Ha Duong Ngo

Received: 8 October 2022 Accepted: 23 October 2022 Published: 26 October 2022

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). ways to control graphene chirality and doping levels [12]. Graphene-based on-chip spiral inductors were explored in-depth recently [5,13]. It was experimentally demonstrated that the graphene kinetic inductance is beneficial for improving the inductor performance. Although the graphene-based inductors were investigated numerically in [13], the anomalous skin effect could be neglected as it mainly affects the electrical characteristics beyond 100 GHz, and the modeling methodology could be therefore simplified.

This paper aims to provide a simple circuit model for investigating graphene-based inductors. Firstly, the equivalent circuit model of an on-chip tapered spiral inductor is developed, with the proximity effect and substrate loss taken into account. The quantum contact resistance, scattering resistance, and kinetic inductance of graphene ribbon (GR) are combined into the model to explore the electrical characteristics. By virtue of the circuit model, the electrical performance of graphene-based inductors is investigated, with some guidance provided for future development. The rest of this paper is organized as follows. Section 2 presents the geometry of the on-chip tapered spiral inductor and its physics-based equivalent circuit model. The graphene kinetic inductance is discussed in Section 3, and it is combined into the model to explore the inductor characteristics. The performance analysis of graphene-based spiral inductors is carried out in Section 4. Some conclusions are finally drawn in Section 5.

#### 2. Circuit Model of On-Chip Square Spiral Inductor

On-chip spiral inductors can be divided into rectangular, square, circular, hexagon, and octagonal types according to their geometries. Due to their simple configuration, square spiral inductors are widely used in the design of RF ICs, as shown in Figure 1. In the figure,  $D_{out}$  is the outer diameter, and  $w_1$  and  $s_1$  denote the width and spacing of the outermost turn, respectively. For the tapered spiral inductor, the difference in the width between adjacent turns is defined as *taper*, with the pitch kept constant. Accordingly, the *i*th turn has a width of  $w_i = w_1 - (i - 1) \cdot taper$ , and its spacing with an adjacent inner turn is  $s_i = s_1 + (i - 1) \cdot taper$ .



Figure 1. Schematic of on-chip square spiral inductor.

Figure 2 shows the  $\pi$ -equivalent circuit model of the on-chip tapered spiral inductor, which is composed of oxide capacitance  $C_{\text{ox}}$ , substrate capacitance  $C_{\text{Si}}$ , and substrate resistance  $R_{\text{Si}}$  [14]. To obtain the inductance value accurately, the widely applied Greenhouse formulas of a planar spiral inductor are adopted, and the total inductance of the spiral inductor is calculated by

$$L_{\rm dc} = L_{\rm self} + \sum M_+ + \sum M_- \tag{1}$$

where  $L_{self}$  is the self-inductance of a metal line, and  $M_+$  and  $M_-$  are mutual inductances between two lines.



Figure 2. Equivalent circuit model.

The dc resistance of a spiral inductor is calculated by

$$R_{\rm dc} = \frac{1}{\sigma_m t_m} \sum_{i=1}^N \frac{l_i}{w_i} \tag{2}$$

where  $\sigma_m$  is the metal conductivity. To accurately evaluate the inductor characteristics, the frequency-dependent effect should be treated appropriately. A ladder network marked by the dashed box in Figure 2 is added for modeling skin and proximity effects [15]. At low frequencies, the current is uniformly distributed inside the inductor, while the current accumulation occurs at the surface layer of the inductor at high frequencies. The high-frequency resistance  $R_1$  is calculated by

$$R_1 = \frac{1}{2\sigma_m t_m \delta_{\max}} \sum_{i=1}^N l_i \tag{3}$$

where  $\delta_{\text{max}}$  denotes the skin depth at the maximum operating frequency  $f_{\text{max}}$ , and it is given as  $\delta_{\text{max}} = 1/\sqrt{\pi\mu\sigma_m f_{\text{max}}}$ . The calculations of other resistances and inductances can refer to [15]. Further, 2-branch networks are employed to improve the model accuracy, with the proximity factor defined as [15]

$$d = L_{\rm dc} \cdot \left[ 2L_{\rm dc} - \frac{1}{2I} \sum_{i=1}^{N} w_i l_i (B_{i,i} + B_{i,\rm others}) \right]^{-1}$$
(4)

where *I* is the excitation current, and  $B_{i,i}$  and  $B_{i, \text{ others}}$  represent the magnetic fields due to the *i*th turn and the other turns except *i*th turn, respectively. The minimum and maximum values of *d* are 0.5 and 1, which correspond to the cases of no proximity effect and maximum proximity effect [16].

The oxide and silicon capacitance are calculated by

$$C_{\rm ox} = \frac{\varepsilon_{\rm ox}}{t_{\rm ox}} \sum_{i=1}^{N} w_i l_i \tag{5}$$

$$C_{\rm Si} = 2\varepsilon_{\rm Si} \sum_{i=1}^{N} \frac{w_i l_i}{2h_{\rm Si} + \sqrt{\frac{w_i l_i}{\pi}} - \sqrt{4h_{\rm Si}^2 + \frac{w_i l_i}{\pi}}} \tag{6}$$

$$R_{\rm Si} = \varepsilon_{\rm Si} / (\sigma_{\rm Si} C_{\rm Si}) \tag{7}$$

where  $\varepsilon_{ox}$  is the permittivity of the oxide layer, and  $\varepsilon_{Si}$  and  $\sigma_{Si}$  are the permittivity and conductivity of the silicon substrate, respectively.

To evaluate the circuit model, a set of square spiral inductors are simulated using a fullwave electromagnetic simulator, i.e., ANSYS HFSS (2021 version, Ansys, Inc., Canonsburg, PA, USA). In the simulation; the silicon conductivity is 10 S/m, and the geometrical parameters are as follows:  $D_{out} = 200 \ \mu\text{m}$ ;  $w_1 = 13 \ \mu\text{m}$ ; and  $s_1 = 7 \ \mu\text{m}$ . For the tapered spiral inductor, *taper* = 2  $\mu$ m/turn. The effective inductance and quality factor are obtained from the simulated *Y*-parameters and plotted in Figure 3:

$$Q = \frac{\text{Im}(Y_{11})}{\text{Re}(Y_{11})}$$
(8)

$$L_{\rm eff} = \frac{1}{2\pi f} {\rm Im}\left(\frac{1}{Y_{11}}\right) \tag{9}$$



**Figure 3.** Effective inductance and quality factor of on-chip (**a**) uniform and (**b**) tapered spiral inductors (lines: simulation; symbols: model).

It is evident that the results obtained by the circuit model agree well with the simulated results. The uniform spiral inductor possesses smaller dc resistance than the tapered one but has larger high-frequency resistance due to skin and proximity effects. The effective inductance of the spiral inductor can be increased by introducing tapering, and therefore, the quality factor can be improved.

### 3. Modeling of Graphene-Based Inductors

According to Faraday's law of electromagnetic induction, the current change in the metal turns of a spiral inductor produces time-varying magnetic flux. As the magnetic flux is proportional to the inductor area, the decreased size degrades the inductance density, thereby limiting the scaling of RF ICs. Kinetic inductance, which originates in the kinetic energy required by mobile charge carriers in alternative electromotive force, is usually ignored in conventional metals due to their small relaxation time and large conducting channel number [5]. However, the momentum relaxation time of graphene is on the order of picoseconds, and therefore, graphene possesses large kinetic inductance, which makes it suitable for building on-chip spiral inductors in future scaled RF ICs.

#### 3.1. GR Impedance

Figure 4a shows the structure of a multilayer GR interconnect with side contacts [12]. In the figure,  $w_g$  and  $t_g$  are the width and thickness,  $\delta$  is the spacing between adjacent graphene layers, and the number of graphene layers is calculated as  $n = 1 + \text{Inter}(t_g/\delta)$ , where "Inter(·)" denotes that only the integer part is considered [10]. The corresponding equivalent circuit model of a multilayer GR is depicted in Figure 4b. The number of conducting channels per layer of graphene sheet is given as [7]

$$N_{\rm ch} = \sum_{i=0}^{n_{\rm C}} \left( 1 + e^{\frac{E_i - E_F}{k_B T}} \right)^{-1} + \sum_{i=0}^{n_{\rm V}} \left( 1 + e^{\frac{E_i - E_F}{k_B T}} \right)^{-1}$$
(10)

where the first and second summations on the right-hand side of (10) represent the contributions of the conduction subbands and valence subbands, respectively,  $k_B$  is the Boltzmann constant, T is the temperature,  $E_F$  is the Fermi energy, and  $E_i$  denotes the *i*th conduction (valence) subbands with the lowest (highest) energy. For GR with  $w_g > 10$  nm and  $E_F > 0.1$  eV,  $N_{ch}$  has a linear relationship with  $w_g$  and  $E_F$ , i.e.,  $N_{ch} = \alpha w_g E_F$ , where  $\alpha = 1.2 \text{ eV}^{-1} \cdot \text{nm}^{-1}$  is the fitting coefficient [17].



Figure 4. (a) Schematic of multilayer GR interconnect and its (b) equivalent distributed circuit model.

The kinetic inductance of a single-layer GR is given by [17]

$$L_K \approx \frac{8 \text{ nH}/\mu\text{m}}{N_{\text{ch}}} = \frac{8 \text{ nH}/\mu\text{m}}{\alpha w_g E_F}$$
(11)

It is worth noting that graphene tends to graphite as the layer number increases [18]. However, decoupled graphene layers were experimentally demonstrated in [19], and it is expected that a multilayer GR with a certain thickness can be realized in the future. Therefore, the multilayer GR is regarded as a stack of single-layer GRs in this study, and its inductance is calculated as  $L_K \approx 8 \text{ nH}/\mu\text{m}/(n\alpha w_g E_F)$ . Figure 5 shows the kinetic inductances of single- and multilayer GRs. It is evident that the GR inductance decreases with  $E_F$ , and single-layer GR exhibits much larger kinetic inductance than multilayer GR. However, the single-layer GR is not suitable for building inductors due to its ultrahigh resistive loss.



Figure 5. Kinetic inductances of (a) single-layer and (b) multilayer GRs.

As shown in Figure 6a, the kinetic inductance of multilayer GR is in inverse proportion to the layer number and thereby decreases with increasing thickness. For building an on-chip spiral inductor, the GR length is usually larger than the effective MFP  $\lambda_{\text{eff}}$ , and therefore, the scattering resistance of GR can be approximated as [17]

$$R_{S} \approx \frac{12.9 \,\mathrm{k}\Omega}{nN_{\mathrm{ch}}\lambda_{\mathrm{eff}}} = \frac{12.9 \,\mathrm{k}\Omega}{n\alpha w_{\mathrm{g}}E_{F}\lambda_{\mathrm{eff}}} \tag{12}$$

where  $\lambda_{\text{eff}}$  is related to various scattering mechanisms, and it has a dominating effect in determining the signal transmission performance [7]. As shown in Figure 6b, the GR resistance decreases with the thickness and Fermi level. To improve the graphene conduction, it is necessary to increase the Fermi level and MFP by appropriate doping techniques [20]. It is worth noting that the fabricated GRs usually cannot come up to theoretical predictions due to manufacturing errors and defects.



**Figure 6.** (a) Kinetic inductances and (b) resistance of GR interconnect versus thickness for different Fermi levels.

#### 3.2. Spiral Inductors

Although an anomalous skin effect exists in GR due to the large ratio of in-plane to out-plane MFP, it mainly appears as the operating frequency exceeds several tens of gigahertz [13]. Therefore, the anomalous skin effect can be neglected, as it has little influence on the inductor characteristics in the frequency range of interests of this study. Considering the kinetic inductance, the dc inductance of the graphene-based spiral inductor is given by

$$L_{\rm dc} = L_{\rm self} + \sum M_{+} + \sum M_{-} + L_{K,t}$$
(13)

where  $L_{K,t}$  represents the total kinetic inductance, and it can be calculated by

$$L_{K,t} = \left(\frac{1}{n\alpha E_F} \sum_{i=1}^{N} \frac{l_i}{w_{\text{eff},i}}\right) \times 8\text{nH}/\mu\text{m}$$
(14)

The effective width  $w_{\text{eff}, i}$  is equal to two times the skin depth [5]. The effective conductivity of multilayer GR is given by

$$\sigma_{\rm eff} = \frac{1}{R_S wt} = \frac{n\alpha E_F \lambda_{\rm eff}}{t} \times \frac{1}{12.9 \,\rm k\Omega} \tag{15}$$

Note that the width in both the numerator and denominator cancel out, and the effective conductivity would be irrelevant to the width. Therefore, the conductivity can be treated as a constant for a specific GR line in the modeling of graphene-based inductors. By utilizing the above equations and circuit model shown in Figure 2, the electrical characteristics of graphene-based on-chip spiral inductors can be investigated. The quantum contact resistances are incorporated into the ends of the model, but it has little influence on the inductor performance. The metallic vias in graphene-based inductors could be made of Co [12]. Note that the modeling methodology can also be applied to other spiral inductor structures, such as circular, hexagon, and octagonal types. To verify the model, the quality factor of the graphene-based spiral inductor is obtained and compared with the experimental results in [5]. The geometrical parameters are as follows:  $D_{out} = 200 \,\mu\text{m}$ ,  $w = 25 \,\mu\text{m}$ , and  $s = 5 \,\mu\text{m}$ . It can be seen from Figure 7 that the modeling results basically agree with the experimental results, and the deviation may be attributed to incorrect geometrical parameters, which will be investigated in the next study.



Figure 7. Quality factors of Cu- and graphene-based inductors.

#### 4. Results and Discussion

For graphene-based on-chip spiral inductors, the inductance mainly comes from the magnetic inductance and the kinetic inductance, which originates in the kinetic energy required by mobile electrons, and its value depends on the number of conduction channels. In order to characterize the influence of kinetic inductance, the inductances of copper and graphene-based on-chip spiral inductors made of copper and graphene are plotted in Figure 8. It is evident that graphene becomes superior to copper for building on-chip inductors with a decreasing geometric size (e.g., thickness and width), implying that graphene is more suitable for the applications of future scaled RF ICs. Moreover, as shown in Figure 8b, the advantage of a graphene-based inductor over its copper counterpart can be strengthened by increasing *taper*. This is mainly because the inner ring of a graphene-based tapered spiral inductor could provide larger kinetic inductance due to its smaller width than that of a uniform inductor.



**Figure 8.** Inductance versus thickness for copper and graphene-based on-chip spiral inductors with different (**a**) width, spacing, and (**b**) taper. The inset plots the percentage increase in inductance of graphene inductor to copper inductor.

In general, graphene doping can increase the Fermi level and thereby decrease the resistive loss. Moreover, the coupling effect between adjacent graphene layers can be alleviated and finally cancelled by intercalation doping. Therefore, alternate dopants such as AsF<sub>5</sub>, Br<sub>2</sub>, FeCl<sub>3</sub>, and KI are continually being investigated [21,22]. Among these dopants, Br is easy to diffuse into graphene layers, and its doping process is relatively simple and efficient. The average thickness increment of Br-doped multilayer graphene is about 6.7% of the original thickness [5], i.e., the average layer spacing between adjacent graphene layers is about 0.3628 nm. As doping is a process of charge transfer, the carrier density and conductivity vary with the doping time. As the doping time exceeds 70 min, the resistivity of Br<sub>2</sub>-doped graphene becomes lower than that of bulk copper, and the Fermi level reaches 0.5 eV [23]. Here, two cases of Br<sub>2</sub>-doped graphene are considered, i.e., the conductivities are set as  $5 \times 10^7 \text{ S/m}$  and  $10^8 \text{ S/m}$ , respectively.

By virtue of the circuit model in Figure 2, the effective inductance and quality factor of on-chip tapered spiral inductors made of copper and Br2-doped graphene are plotted in Figure 9. It is evident that the effective inductance can be improved by replacing copper with graphene. For graphene with a conductivity of  $5 \times 10^7$  S/m, the quality factor of a graphene-based spiral inductor is slightly lower than that of its copper counterpart. However, as the graphene conductivity exceeds 10<sup>8</sup> S/m, the quality factor can be significantly improved due to the reduction of metal resistive loss. Figure 10 shows the effective inductance and quality factor of an on-chip spiral inductor with different values of *taper*. It can be seen from Figure 10a that the effective inductance can be increased by increasing *taper*. However, as the inductor characteristics are affected by various factors, such as substrate loss, the quality factor of a tapered spiral inductor is slightly larger than that of a uniform one. Further, the frequency-dependent impedances and scattering parameters of copper and graphene-based on-chip uniform spiral inductors are plotted in Figure 11. It is evident that GR could provide smaller resistance and a slightly larger inductance than its copper counterpart, but their scattering parameters are comparable due to other influences, such as the substrate loss effect.



**Figure 9.** (a) Effective inductance and (b) quality factors of on-chip tapered spiral inductors made of copper and graphene.



**Figure 10.** (a) Effective inductance and (b) quality factor of on-chip uniform and tapered spiral inductors.



**Figure 11.** (a) Impedances (the model in the dashed box of Figure 2 and (b) scattering parameters of on-chip uniform spiral inductors.

Further, the parametric study of graphene-based on-chip spiral tapered inductors was conducted. The influence of thickness on the inductor characteristics is shown in Figure 12a. With the increasing thickness, the effective inductance decreases, while the quality factor increases significantly due to the reduction of metal resistive loss. As shown in Figure 12b,

the increase in turn number increases the effective inductance and decreases the quality factor. Similarly, as shown in Figure 12c, the increasing outermost diameter increases the effective inductance. However, the magnetic field penetrating the inductor coil generates current in the substrate, thereby leading to an increase in eddy current loss [24]. The larger the outermost diameter, the higher the eddy current loss. Thus, due to the increase in both effective inductance and eddy current loss, the maximum quality factor is slightly changed with the outermost diameter. Moreover, the self-resonant frequency decreases dramatically with the increasing outermost diameter. Figure 12d shows the characteristics of graphene-based inductors with different widths and spacings. With a decreasing width, the magnetic inductance increases, and the resistive loss is reduced due to the suppressed proximity effect, thereby increasing the maximum quality factor. The influence of oxide layer thickness on the quality factor of a graphene-based on-chip spiral inductor is explored, as shown in Figure 13a. The thicker the oxide layer is, the greater the quality factor is. The self-resonant frequency increases with the increasing oxide layer thickness. Moreover, as shown in Figure 13b, the quality factor increases with the decreasing substrate conductivity due to the reduced substrate loss. By virtue of the circuit model, some guidance is given for the design and fabrication of graphene-based inductors, which is anticipated to be validated in a future experimental study. It is worth noting that although the simulation could give insight into the device's operation, real-world implementation is inevitable, as the simulation might be too idealistic. Moreover, much effort should be spent in all fields related to the fabrication of graphene-based inductors, including graphene growth and doping.



**Figure 12.** Effective inductance and quality factor of graphene-based on-chip tapered spiral inductors with different (**a**) thicknesses, (**b**) turn numbers, (**c**) outermost diameter, (**d**) width and spacing.



**Figure 13.** Quality factor of graphene-based on-chip tapered spiral inductors with different (**a**) oxide layer thicknesses and (**b**) substrate conductivities.

In summary, the graphene-based on-chip square spiral inductors are investigated by virtue of the circuit model. Although graphene possesses large kinetic inductance, its advantage over copper becomes significant only when the inductor dimensions are smaller than a certain value. This is, the area of the nanoscale inductor can be reduced by replacing copper with GR. On the other hand, the conductivity can be increased by employing doping techniques, thereby improving the inductor quality factor. However, the simulation is realistic, and much effort should be devoted to the fabrication of high-quality GRs.

## 5. Conclusions

In this paper, the ultimate electrical performance of graphene-based spiral inductors was investigated theoretically. The equivalent circuit model of a traditional on-chip spiral inductor was developed and verified. The graphene kinetic inductance was combined into the model, and the electrical characteristics of on-chip spiral inductors made of copper and graphene were captured and compared. In the modeling procedure, it was found that the quantum contact resistance has little influence on the inductor performance. Graphene could be superior to its copper counterpart for building inductors when the geometry is very small, indicating that graphene is more suitable for future nanoscale RFICs. Moreover, a tapered spiral inductor could better play the advantage of graphene than a uniform one, as the inner ring has larger kinetic inductance. Although graphene possesses high kinetic inductance, the quality factor of the graphene-based inductor may be limited by its resistive loss, and therefore, the intercalation doping technique should be pursued. By virtue of the circuit model, the influences of geometrical parameters on the performance of graphene-based on-chip spiral inductors were finally explored, with several design guidelines provided.

**Author Contributions:** Conceptualization, W.-S.Z.; methodology, D.-W.W., writing—original draft preparation, M.-J.Y.; writing—review and editing, J.-Y.D. and W.-S.Z. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by the Natural Science Foundation of China (NSFC) under Grants 62222401 and 61874038 and by the Zhejiang Provincial Natural Science Foundation under Grants LXR22F040001 and LD22F040003.

Data Availability Statement: Not applicable.

Conflicts of Interest: The authors declare no conflict of interest.

## References

- 1. Yue, C.P.; Wong, S.S. On-chip spiral inductors with patterned ground shields for Si-based RF ICs. *IEEE J. Solid-State Circuits* **1998**, 33, 743–752. [CrossRef]
- 2. Vanukuru, V.N.R. High *Q* inductors utilizing thick metals and dense-tapered spirals. *IEEE Trans. Electron Devices* **2015**, *62*, 3095–3099. [CrossRef]
- Lopez-Villegas, J.M.; Samitier, J.; Cané, C.; Losantos, P.; Bausells, J. Improvement of the quality factor of RF integrated inductors by layout optimization. *IEEE Trans. Microw. Theory Techn.* 2000, 48, 76–83. [CrossRef]
- Yue, C.P.; Wong, S.S. Scalability of RF CMOS. In Proceedings of the 2005 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, Long Beach, CA, USA, 12–14 June 2005.
- Kang, J.; Matsumoto, Y.; Li, X.; Jiang, J.; Xie, X.; Kawamoto, K.; Kenmoku, M.; Chu, J.H.; Liu, W.; Mao, J.; et al. On-chip intercalated-graphene inductors for next-generation radio frequency electronics. *Nat. Electron.* 2018, 1, 46–51. [CrossRef]
- 6. Chiariello, A.G.; Maffucci, A.; Miano, G. Circuit models of carbon-based interconnects for nanopackaging. *IEEE Trans. Compon. Packag. Manufac. Technol.* **2013**, *3*, 1926–1938. [CrossRef]
- Naeemi, A.; Meindl, J.D. Compact physics-based circuit models for graphene nanoribbon interconnects. *IEEE Trans. Electron* Devices 2009, 56, 1822–1833. [CrossRef]
- Kumar, A.; Kumar, V.R.; Kaushik, B.K. Transient analysis of crosstalk induced effects in mixed CNT bundle interconnects using FDTD technique. *IEEE Trans. Electromagn. Compat.* 2019, 61, 1621–1629. [CrossRef]
- Kumar, A.; Kaushik, B.K. Edge-roughness aware EM-RA model for signal integrity analysis of MLGNR interconnects. *IEEE Trans.* Compon. Packag. Manuf. Technol. 2021, 11, 273–283. [CrossRef]
- 10. Li, H.; Banerjee, K. High-frequency analysis of carbon nanotube interconnects and implications for on-chip inductor design. *IEEE Trans. Electron Devices* **2009**, *56*, 2202–2214. [CrossRef]
- 11. Nishad, V.K.; Nishad, A.K.; Kaushik, B.K.; Sharma, R. First-principle analysis of transition metal edge-passivated armchair graphene nanoribbons for nanoscale interconnects. *IEEE Trans. Nanotechnol.* **2021**, *20*, 92–98. [CrossRef]
- 12. Agashiwala, K.; Jiang, J.; Parto, K.; Zhang, D.; Yeh, C.-H.; Banerjee, K. Demonstration of CMOS-compatible multi-level graphene interconnects with metal vias. *IEEE Trans. Electron Devices* **2021**, *68*, 2083–2091. [CrossRef]
- Sarkar, D.; Xu, C.; Li, H.; Banerjee, K. High-frequency behavior of graphene-based interconnects—Part II: Impedance analysis and implications for inductor design. *IEEE Trans. Electron Devices* 2011, *58*, 853–859. [CrossRef]
- 14. Sathyasree, J.; Vanukuru, V.; Nair, D.R.; Chakravorty, A. A substrate model for on-chip tapered spiral inductors with forward and reverse excitations. *IEEE Trans. Electron Devices* **2019**, *66*, 802–805. [CrossRef]
- 15. Sathyasree, J.; Vanukuru, V.; Nair, D.; Chakravorty, A. Compact modeling of proximity effect in high-*Q* tapered spiral inductors. *IEEE Electron Device Lett.* **2018**, *39*, 588–590. [CrossRef]
- Jayaraman, S.S.; Vanukuru, V.; Nair, D.; Chakravorty, A. A scalable, broadband, and physics-based model for on-chip rectangular spiral inductors. *IEEE Trans. Magn.* 2019, 55, 1–6. [CrossRef]
- Zhao, W.-S.; Yin, W.-Y. Comparative study on multilayer graphene nanoribbon (MLGNR) interconnects. *IEEE Trans. Electrom. Compat.* 2014, 56, 638–645. [CrossRef]
- 18. Wang, Z.; Zhang, Q.; Peng, P.; Tian, Z.; Ren, L.; Zhang, X.; Huang, R.; Wen, J.; Fu, Y. Q-factor of CVD monolayer graphene and graphite inductors. *J. Phys. D Appl. Phys.* **2017**, *50*, 345103. [CrossRef]
- 19. Reina, A.; Jia, X.; Ho, J.; Nezich, D.; Son, H.; Bulovic, V.; Dresselhaus, M.S.; Kong, J. Large area, few-layer graphene films on arbitrary substrates by chemical vapor deposition. *Nano Lett.* **2008**, *9*, 30–35. [CrossRef]
- 20. Jiang, J.; Kang, J.; Cao, W.; Xie, X.; Zhang, H.; Chu, J.H.; Liu, W.; Banerjee, K. Intercalation doped multi-layer-graphenenanoribbons for next-generation interconnects. *Nano Lett.* **2017**, *17*, 1482–1488. [CrossRef] [PubMed]
- Das, S.; Bhattacharya, S.; Das, D.; Rahaman, H. Modeling and analysis of electro-thermal impact of crosstalk induced gate oxide reliability in pristine and intercalation doped MLGNR interconnects. *IEEE Trans. Device Mater. Reliab.* 2019, 19, 543–550. [CrossRef]
- 22. Liu, W.; Kang, J.; Banerjee, K. Characterization of FeCl<sub>3</sub> intercalation doped cvd few-layer graphene. *IEEE Electron Device Lett.* **2016**, *37*, 1246–1249. [CrossRef]
- 23. Tongay, S.; Hwang, J.; Tanner, D.B.; Pal, H.K.; Maslov, D.; Hebard, A.F. Supermetallic conductivity in bromine-intercalated graphite. *Phys. Rev. B* 2010, *81*, 115428. [CrossRef]
- 24. Ibrahim, N.M.; Kuhn, W.B. An approach for the calculation of magnetic field within square spiral inductors at low frequency. *Int. J. Num. Model. Electron. Net. Devices Fields* **2022**, *15*, 339–354. [CrossRef]