## Large Area 1.2 kV GaN Vertical Power FinFETs with a Record Switching Figure-of-Merit

The MIT Faculty has made this article openly available. Please share how this access benefits you. Your story matters.

| Citation | Zhang, Yuhao et al. "Large Area 1.2 kV GaN Vertical Power FinFETs <br> with a Record Switching Figure-of-Merit." IEEE Electron Device <br> Letters 40, 1 (January 2019): 75-78 © 2018 IEEE |
| :--- | :--- |
| As Published | http://dx.doi.org/10.1109/led.2018.2880306 |
| Publisher | Institute of Electrical and Electronics Engineers (IEEE) |
| Version | huthor's final manuscript |
| Citable link | Creative Commons Attribution-Noncommercial-Share Alike |
| Terms of Use | http://creativecommons.org/licenses/by-nc-sa/4.0/ |
| Detailed Terms |  |

# Large Area 1.2 kV GaN Vertical Power FinFETs with a Record Switching Figure-of-Merit 

Yuhao Zhang, Member, IEEE, Min Sun, Josh Perozek, Student Member, IEEE, Zhihong Liu, Member, IEEE, Ahmad Zubair, Student Member, IEEE, Daniel Piedra, Nadim Chowdhury, Student Member, IEEE, Xiang Gao, Kenneth Shepard, Fellow, IEEE, and Tomás Palacios, Fellow, IEEE


#### Abstract

This work presents the first experimental study on capacitances, charges and power-switching figure-of-merits (FOMs) for a large-area vertical GaN power transistor. A 1.2 kV , 5 A GaN vertical power FinFET was demonstrated in a chip area of $0.45 \mathrm{~mm}^{2}$, with a specific on-resistance of $2.1 \mathrm{~m} \Omega \cdot \mathrm{~cm}^{2}$ and a threshold voltage of $\mathbf{1 . 3} \mathbf{V}$. Device junction capacitances were characterized and their main components were identified. This was used to calculate the switching charges and practical switching frequencies. Device FOMs were then derived that take into account the trade-offs between conduction and switching power losses. Our GaN vertical FinFETs exhibit high frequency $(\sim \mathrm{MHz})$ switching capabilities and superior switching FOMs when compared to commercial 0.9-1.2 $\mathbf{k V ~ S i}$ and SiC power transistors. This work shows the great potential of GaN vertical FinFETs for next-generation medium-voltage power electronics.


Index Terms- gallium nitride, vertical power transistors, FinFETs, power switching, junction capacitances, switching charges, switching frequency, power switching figure of merits.

## I. Introduction

GaN devices are excellent candidates for next-generation power electronics. Vertical GaN transistors have several potential advantages over lateral GaN transistors: 1) higher breakdown voltage ( $B V$ ) and current for a given chip area; 2) superior reliability and 3) easier thermal management [1]. Until now, several structures have been demonstrated for vertical GaN power transistors, such as current-aperture vertical electron transistors (CAVETs) [2]-[4] and trench MOSFETs [5]-[7]. However, the fabrication of these devices requires either the epitaxial regrowth or p-type GaN layers, which either greatly increases the fabrication complexity and cost, or limits

[^0]

3-D schematics of the GaN vertical power FinFETs with multiple fin channels. (b) Cross-sectional SEM image of the fin area in the fabricated device, taken in a focused ion beam system. (c) Optical microscopy image of the fabricated large-area device.
the channel carrier mobility.
Recently, the GaN vertical power FinFET [8]-[10] (Fig. 1 (a)) was demonstrated. This transistor overcomes most of the challenges of CAVETs and trench MOSFETs as it only needs n-GaN layers and does not require epitaxial regrowth. The current in this device is controlled through the fin-shaped $\mathrm{n}-\mathrm{GaN}$ channels with all-around gate stacks. In narrow fin channels, all electrons can be depleted at zero gate bias due to the work function difference between the gate metal and GaN , enabling normally-off operation. A $B V$ of 1.2 kV and a specific on-resistance ( $R_{\mathrm{on}, \mathrm{sp}}$ ) of $1 \mathrm{~m} \Omega \cdot \mathrm{~cm}^{2}$ have been demonstrated [8] on small devices with tens of fins. 10 A transistors have also been fabricated but their $B V$ was limited to 800 V [8]. To advance the device applications in power converters, large-current 1.2 kV devices are typically required. Critical device parameters for switching considerations, such as capacitance and charges, also need to be characterized.

In this work, we demonstrate a $1.2 \mathrm{kV}, 5 \mathrm{~A} \mathrm{GaN}$ vertical power FinFET by incorporating edge termination structures. Besides $B V$ and $R_{\text {on,sp }}$, device capacitance and charges were


Fig. 2. (a) Device output curves and the extracted $R_{\text {on }}$ and $R_{\text {sp,on }}$. (b) Reverse conduction curves and the extracted reverse turn-on voltage. (d) Off-state leakage characteristics at $V_{\mathrm{GS}}=0 \mathrm{~V}$ with a $B V$ of 1250 V .
characterized for power switching considerations. Switching FOMs were derived and then used to benchmark these devices with other existing $0.9-1.2 \mathrm{kV}$ power transistors.

## II. Device Fabrication \& Static Performance

The epitaxial structure in this work consists of a $0.3 \mu \mathrm{~m}$-thick $\mathrm{n}^{+}$- GaN cap layer ( $\mathrm{Si}: \sim 2 \times 10^{19} \mathrm{~cm}^{-3}$ ) and $9.5 \mu$ m-thick $\mathrm{n}^{-}-\mathrm{GaN}$ drift layer ( $N_{\mathrm{D}} \sim 4 \times 10^{15} \mathrm{~cm}^{-3}$ ), grown by MOCVD on 2-inch $\mathrm{n}^{+}-\mathrm{GaN}$ substrates. As shown in Fig. 1(c), the large-area device consists of 498 fins with $350-\mu \mathrm{m}$ fin length and 183 fins with $200-\mu \mathrm{m}$ fin length. The fin width, fin spacing and height are $0.18 \mu \mathrm{~m}, \sim 0.92 \mu \mathrm{~m}$ and $\sim 1 \mu \mathrm{~m}$, respectively. The area of active device regions is $0.23 \mathrm{~mm}^{2}$. The total device area, including the source/gate pad areas, is $\sim 0.45 \mathrm{~mm}^{2}$. Device fabrication started with the fin etch and corner rounding [9][11]. Edge termination was then formed, for the first time in vertical GaN FinFETs, below the gate pad edges by argon implantation [12][13]. The details of edge termination will be elaborated in a future paper. After edge termination, the remaining fabrication steps for spacer oxides and gate, source and drain contacts were similar to our previous report [8]. Fig. 1 (b) shows a cross-section scanning electron microscopy (SEM) image of the fin region.

Fig. 2 (a) shows the device output characteristics. The extracted threshold voltage $\left(V_{\mathrm{th}}\right)$ is 1.3 V (at $I_{\mathrm{DS}}=2 \mathrm{~mA}$ ) with almost no hysteresis. A high drain current over 5 A and a $R_{\text {on }}$ of $0.9 \Omega\left(\mathrm{a} R_{\mathrm{on}, \mathrm{sp}}\right.$ of $2.1 \mathrm{~m} \Omega \cdot \mathrm{~cm}^{2}$ normalized with the active device area) were obtained. Fig. 2 (b) shows the reverse conduction characteristics, revealing a reverse turn-on voltage ( $V_{\text {on,reverse }}$ ) of 0.8 V , which is much smaller than the one in $\mathrm{SiC} / \mathrm{GaN}$ MOSFETs (typically $2 \sim 3 \mathrm{~V}$ ) as no pn junctions are present in our FinFETs. This low $V_{\text {on,reverse }}$ can reduce the power loss and eliminate the need for paralleling a freewheeling diode in many switching applications. Fig. 2 (c) shows the off-state characteristics, revealing a destructive $B V$ over 1.2 kV (occurring at edge termination regions) with a $\mu \mathrm{A}$-level leakage current at $B V$. The leakage current at high bias exhibits a $\ln (I) \propto V$ relation, indicating the variable-range-hopping through dislocations as the dominant leakage mechanism [14].

Device junction capacitances $C_{d s}, C_{g s}$ and $C_{g d}$ were measured as a function of $V_{\mathrm{DS}}$ (Fig. 3 (a)). $C_{g s}$ and $C_{g d}$ dominate the device capacitance, while $C_{d s}$ is very small as the fin region is fully depleted at zero gate bias. Fig. 3 (b) illustrates the main components of $C_{g s}$ and $C_{g d}$ in in both device active regions and pad/edge regions. The $C_{g s}$ in device active regions


Fig. 3. (a) Device junction capacitances $C_{d s}, C_{g s}$ and $C_{g d}$ measured by using the Agilent B1505A power device analyzer and a custom-built RC circuit. (b) Schematics of different $C_{g s}$ and $C_{g d}$ components in the active and pad/edge regions of a GaN vertical FinFET. (c) Calculated components break-out for the measured $C_{g s}$ and $C_{g d}$.
consists of three parts: intrinsic gate-source capacitance, $C_{g s, i n t}^{a c t}$, vertical parasitic capacitance, $C_{g s, v e r}^{a c t}$, and lateral parasitic capacitance, $C_{g s, l a t}^{a c t}$. The $C_{g s}$ in the pad/edge regions only has the $C_{g s, v e r}^{a c t}$ component. The $C_{g d}$ consists of two parts: MOS capacitance, $C_{g s, o x}$, and drift-layer-depletion capacitance, $C_{g s, G a N}$. With the geometry parameters extracted from Fig. 1 (b), all oxide-based capacitances can be calculated based on the parallel-plate approximation (calculation details will be elaborated in a future paper). Fig. 3 (c) shows the calculated components break-out for $C_{g s}$ and $C_{g d}$. The parasitic capacitance in the pad/edge regions can be further reduced by optimizing the device layout to minimize the source-gate overlap and gate pad areas in these regions.
Input capacitance $C_{i s s}\left(=C_{g s}+C_{g d}\right)$, output capacitance $C_{o s s}$ $\left(=C_{g d}+C_{d s}\right)$, and reverse capacitance $C_{r s s}\left(=C_{g d}\right)$, were then calculated for our GaN FinFETs, showing lower values than comparable 1.2 kV SiC and Si power transistors (see Table I).

## III. Switching Charges \& FOMs

In general, device power loss under switching operations consists of the conduction losses, switching losses and the losses related to device/diode reverse conduction [15]-[17]:
$P=P_{\text {cond }}+\left(P_{\text {gate }}+P_{Q_{\text {oss }}}\right)+P_{r r}$
$=I^{2} R_{o n} D+Q_{G} V_{G} f_{s w}+Q_{g d} V_{D S} f_{s w} I_{D S} / I_{G}+P_{r r}($ Hard SW)
$=I^{2} R_{o n} D+Q_{G} V_{G} f_{s w}+Q_{o s s} V_{D S} f_{s w}+P_{r r}($ Soft SW $)$
where $D$ is the duty cycle and $f_{s w}$ is the switching frequency.
Based on the dominant switching loss in specific switching applications, different FOMs have been proposed to benchmark the performance of power devices, such as the $R_{o n} \cdot Q_{g d}$ for high-voltage hard-switching [16] and the $R_{o n} \cdot\left(Q_{o s s}+Q_{G}\right)$ for resonant and soft-switching [17]. In these FOMs, the $R_{o n}$ accounts for conduction losses and the charges account for

TABLE I. Summary and benchmark of device technologies and their key device metrics for 900-1200 V power switching applications.


Note: *@ $V_{\mathrm{DS}}=200 \mathrm{~V}$; **Source: http://unitedsic.com/cascodes; ***Calculated by using the $R_{\mathrm{on}}$ in the data sheet and the reported $R_{\text {on,sp }}$, reflecting the active device area (not including pad/edge areas); ****Source: Infineon's application note titled "CoolMOS ${ }^{\mathrm{TM}} \mathrm{C} 7$ : Mastering the Art of Quickness".
switching losses. To evaluate the performance of our new GaN vertical FinFETs in a broad range of power switching applications, the following power switching FOM is used considering all possible conduction and switching losses:

$$
\begin{equation*}
F O M_{s w}=R_{o n}\left(Q_{G}+Q_{g d}+Q_{r r}\right) \tag{2}
\end{equation*}
$$

This FOM is independent of device area or current ratings, and is suitable for evaluating our devices for both hard and soft switching (as $Q_{o s s} \approx Q_{g d}$ for our devices). As only majority carriers are involved in our devices, $Q_{r r} \approx 0 . Q_{G}$ is the amount of charge provided by the gate driver circuit to charge/discharge the $C_{i s s}$ during the device switching. As $C_{i s s}$ changes very little with junction biases, $Q_{G} \approx C_{i s s} V_{G}$, where $V_{G}$ is the gate bias for device on-state operation. $Q_{g d}$ is the amount of charge depleted in the drift region in the off-state. As the drift layer is designed to be fully depleted at 1.2 kV for our device (punch-through model), $Q_{g d}=q N_{D} t_{D} A$. Then the FOM of our GaN vertical FinFETs is given by:

$$
\begin{equation*}
\text { FOM }_{s w}^{\text {FinFETS }}=R_{o n}\left(C_{i s s} V_{G}+q N_{D} t_{D} A\right)=3.3 n \Omega \cdot C \tag{3}
\end{equation*}
$$

where $V_{G}$ of 5 V is used; $N_{\mathrm{D}}\left(\sim 4 \times 10^{15} \mathrm{~cm}^{-3}\right)$ and $t_{D}(8.5 \mu \mathrm{~m})$ is the net donor concentration and thickness of the drift region between the gate and drain, respectively; and $A$ is the total device area ( $\sim 0.45 \mathrm{~mm}^{2}$ ).

Switching frequency of power devices is a compromise between the conduction and switching losses. Sound design typically requires these two losses to be about the same [18]. Given this design approach, from Eqn. (1), a practical $f_{s w}$ of $\sim 3.5 \mathrm{MHz}$ is calculated for our 1.2 kV GaN vertical FinFETs, which is much higher than 1.2 kV Si IGBTs $(10-20 \mathrm{kHz})$.

Table I summarizes the key device metrics of our 1.2 kV GaN vertical FinFETs, including the chip area, $R_{\text {on }}, B V, V_{\text {th }}$, capacitances, switching charges and FOMs, benchmarked against state-of-the-art commercial $0.9-1.2 \mathrm{kV} \mathrm{Si}$ and SiC [19] power transistors. Other large-area $0.9-1.2 \mathrm{kV} \mathrm{GaN}$ devices at the R\&D level [2][5][20] are also included, although, to the best of our knowledge, there is no complete experimental data reported so far for the capacitance and charges of these devices.

As shown, our device exhibited the best power switching FOMs among all $0.9-1.2 \mathrm{kV}$ power transistors. This is attributable to the combination of the superior physical properties of GaN (high critical electric field and high mobility) and the merits of our vertical FinFET (small capacitances, low $V_{G}$ and no $Q_{r r}$ ).

Despite the excellent performance, there is still much room for improvement in our GaN vertical FinFETs. For example, if the pad capacitances can be minimized, the FOM could be reduced to $\sim 2 n \Omega \cdot C$. On the other hand, the fin spacing currently used in our devices $(0.92 \mu \mathrm{~m})$ is relatively large compared to the fin width $(0.18 \mu \mathrm{~m})$. This indicates large room for improvement in $R_{\text {on, } \mathrm{sp}}$, junction capacitances and charges by shrinking the fin spacing. From the fabrication point of view, the fin spacing could be well reduced to below $0.3 \mu \mathrm{~m}$, while the derivation of the optimum fin spacing requires a more comprehensive consideration of spreading resistance, capacitances and heat dissipation. We will do this derivation in the future work.

## IV. Summary

This work demonstrates a large-area 1.2 kV , 5 A GaN vertical power FinFET. Systematic device characterization of $R_{\mathrm{on}}, B V, V_{\mathrm{th}}$ and capacitances is presented, followed by the charge analysis and FOM derivation for power switching applications. Our device shows superior power switching FOMs when compared to commercial $0.9-1.2 \mathrm{kV} \mathrm{Si}$ and SiC power transistors. This performance demonstrates the great potential of GaN vertical FinFETs for next-generation medium-voltage and high-frequency power applications.

## REFERENCES

[1] Y. Zhang, M. Sun, Z. Liu, D. Piedra, H.-S. Lee, F. Gao, T. Fujishima, and T. Palacios, "Electrothermal Simulation and Thermal Performance Study of GaN Vertical and Lateral Power Transistors," IEEE Trans. Electron Devices, vol. 60, no. 7, pp. 2224-2230, Jul. 2013. DOI: 10.1109/TED.2013.2261072.
[2] H. Nie, Q. Diduck, B. Alvarez, A. P. Edwards, B. M. Kayes, M. Zhang, G. Ye, T. Prunty, D. Bour, and I. C. Kizilyalli, " $1.5-\mathrm{kV}$ and $2.2-\mathrm{m} \Omega \cdot \mathrm{cm}^{2}$ Vertical GaN Transistors on Bulk-GaN Substrates," IEEE Electron Device Lett., vol. 35, no. 9, pp. 939-941, Sep. 2014. DOI: 10.1109/LED.2014.2339197.
[3] S. Chowdhury, M. H. Wong, B. L. Swenson, and U. K. Mishra, "CAVET on Bulk GaN Substrates Achieved With MBE-Regrown AlGaN/GaN Layers to Suppress Dispersion", IEEE Electron Device Lett., vol. 33, no. 1, pp. 41-43, Jan. 2012. DOI: 10.1109/LED.2011.2173456.
[4] D. Ji, A. Agarwal, H. Li, W Li, S. Keller, and S. Chowdhury, " $880 \mathrm{~V} / 2.7 \mathrm{~m} \Omega \mathrm{~cm}^{2}$ MIS Gate Trench CAVET on Bulk GaN Substrates" IEEE Electron Device Lett., vol. 39, no. 6, pp. 863-865, Jan. 2018. DOI: 10.1109/LED.2018.2828844.
[5] T. Oka, T. Ina, Y. Ueno, and J. Nishii, "Over 10 A operation with switching characteristics of 1.2 kV -class vertical GaN trench MOSFETs on a bulk GaN substrate," in 2016 28th International Symposium on Power Semiconductor Devices and ICs (ISPSD), 2016, pp. 459-462. DOI: 10.1109/ISPSD. 2016.7520877.
[6] T. Oka, T. Ina, Y. Ueno, and J. Nishii, " $1.8 \mathrm{~m} \Omega \cdot \mathrm{~cm}^{2}$ vertical GaN-based trench metal-oxide-semiconductor field-effect transistors on a free-standing GaN substrate for 1.2-kV-class operation," Appl. Phys. Express, vol. 8, no. 5, p. 054101, May 2015. DOI: 10.7567/APEX.8.054101.
[7] D. Ji, C. Gupta, S. H. Chan, A. Agarwal, W. Li, S. Keller, U. K. Mishra, and S. Chowdhury, "Demonstrating $>1.4 \mathrm{kV}$ OG-FET performance with a novel double field-plated geometry and the successful scaling of large-area devices," in 2017 IEEE International Electron Devices Meeting (IEDM), 2017, pp. 9.4.1-9.4.4. DOI: 10.1109/IEDM.2017.8268359.
[8] Y. Zhang, M. Sun, D. Piedra, J. Hu, Z. Liu, Y. Lin, X. Gao, K. Shepard, and T. Palacios, " 1200 V GaN vertical fin power field-effect transistors," in 2017 IEEE International Electron Devices Meeting (IEDM), 2017, pp. 9.2.1-9.2.4. DOI: 10.1109/IEDM.2017.8268357.
[9] M. Sun, Y. Zhang, X. Gao, and T. Palacios, "High-Performance GaN Vertical Fin Power Transistors on Bulk GaN Substrates," IEEE Electron Device Lett., vol. 38, no. 4, pp. 509-512, Apr. 2017. DOI: 10.1109/LED.2005.860882.
[10] M. Sun, M. Pan, X. Gao, and T. Palacios, "Vertical GaN power FET on bulk GaN substrate," in 2016 74th Annual Device Research Conference (DRC), 2016, pp. 1-2. DOI: 10.1109/DRC.2016.7548467.
[11] Y. Zhang, M. Sun, Z. Liu, D. Piedra, J. Hu, X. Gao, and T. Palacios, "Trench formation and corner rounding in vertical GaN power devices," Appl. Phys. Lett., vol. 110, no. 19, p. 193506, May 2017. DOI: 10.1063/1.4983558.
[12] Y. Zhang, M. Sun, Z. Liu, D. Piedra, M. Pan, X. Gao, Y. Lin, A. Zubair, L. Yu, and T. Palacios, "Novel GaN trench MIS barrier Schottky rectifiers with implanted field rings," in 2016 IEEE International Electron Devices Meeting (IEDM), 2016, pp. 10.2.1-10.2.4. DOI: 10.1109/IEDM.2016.7838386.
[13] Y. Zhang, M. Sun, H. Wong, Y. Lin, P. Srivastava, C. Hatem, M. Azize, D. Piedra, L. Yu, T. Sumitomo, N. A. de Braga, R. V. Mickevicius, and T. Palacios, "Origin and Control of OFF-State Leakage Current in GaN-on-Si Vertical Diodes," IEEE Trans. Electron Devices, vol. 62, no. 7, pp. 2155-2161, Jul. 2015. DOI: 10.1109/TED.2015.2426711.
[14] Y. Zhang, H. Y. Wong, M. Sun, S. Joglekar, L. Yu, N. A. Braga, R. V. Mickevicius, and T. Palacios, "Design space and origin of off-state leakage in GaN vertical power diodes," in 2015 IEEE International Electron Devices Meeting (IEDM), 2015, pp. 35.1.1-35.1.4. DOI: 10.1109/IEDM.2015.7409830.
[15] R. K. Williams, M. N. Darwish, R. A. Blanchard, R. Siemieniec, P. Rutter, and Y. Kawaguchi, "The Trench Power MOSFET-Part II: Application Specific VDMOS, LDMOS, Packaging, and Reliability," IEEE Trans. Electron Devices, vol. 64, no. 3, pp. 692-712, Mar. 2017. DOI: 10.1109/TED.2017.2655149.
[16] A. Q. Huang, "New Unipolar Switching Power Device Figures of Merit," IEEE Electron Device Lett., vol. 25, no. 5, pp. 298-301, May 2004. DOI: 10.1109/LED.2004.826533.
[17] D. Reusch and J. Strydom, "Evaluation of gallium nitride transistors in high frequency resonant and soft-switching DC-DC converters," in 2014 IEEE Applied Power Electronics Conference and Exposition - APEC 2014, Fort Worth, TX, USA, 2014, pp. 464-470. DOI: 10.1109/APEC.2014.6803349.
[18] A. Q. Huang, "Power semiconductor devices for smart grid and renewable energy systems," in Proceedings of IEEE, vol. 105, no. 11, pp. 2019-2047, Nov. 2017. DOI: 10.1109/JPROC.2017.2687701.
[19] J. W. Palmour, L. Cheng, V. Pala, E. V. Brunt, D. J. Lichtenwalner, G.-Y. Wang, J. Richmond, M. O'Loughlin, S. Ryu, S. T. Allen, A. A. Burk, and C. Scozzie, "Silicon carbide power MOSFETs: Breakthrough performance from 900 V up to 15 kV ," in 2014 IEEE 26th International Symposium on Power Semiconductor Devices \& IC's (ISPSD), Waikoloa, HI, USA, 2014, pp. 79-82. DOI: 10.1109/ISPSD.2014.6855980.
[20] Y.-F. Wu, J. Gritters, L. Shen, R. P. Smith, and B. Swenson, "kV-Class GaN-on-Si HEMTs Enabling 99\% Efficiency Converter at 800 V and 100 kHz," IEEE Trans. Power Electron., vol. 29, no. 6, pp. 2634-2637, Jun. 2014. DOI: 10.1109/TPEL.2013.2284248.


[^0]:    This work was supported by the ARPA-E SWITCHES program monitored by Dr. Isik Kizilyalli. (Corresponding authors: Yuhao Zhang and Tomás Palacios).
    Y. Zhang was with the Microsystems Technology Laboratories (MTL), Massachusetts Institute of Technology (MIT), Cambridge, MA 02139 USA. He is now with the Center for Power Electronics Systems (CPES), Virginia Polytechnic Institute and State University, Blacksburg, VA 24061 USA (e-mail: yhzhang@vt.edu).
    M. Sun was with the MTL, MIT. He is now with the Energy Internet Research Institute, Tsinghua University, Chengdu, Sichuan 262500 China.
    J. Perozek, A. Zubair, N. Chowdhury and T. Palacios are with the MTL, MIT, Cambridge, MA 02139 USA (e-mail: tpalacios@mit.edu).
    Z. Liu is with the Singapore-MIT Alliance for Research and Technology, Singapore 138602.
    D. Piedra was with the MTL, MIT. He is now with the Analog Devices Inc., Wilmington, MA 01887 USA.
    X. Gao is with IQE RF LLC, Somerset, NJ 08873 USA.
    K. Shepard is with the Bioelectronic Systems Laboratories, Columbia University, New York, NY 10027 USA.

    Accepted version. Digital Object Identifier 10.1109/LED.2018.2880306

