This book was prepared as an account of work sponsored by an agency of the United States Government. Neither the United States Government nor any agency thereof, nor any of their employees, makes any warranty, express or implied, or assumes any legal liability or responsibility for the accuracy, completeness, or usefuness of any information, apparatus, product, or process disclosed, or represents that its use would not infringe privately owned rights. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise, does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government or any agency thereof. The views and opinions of authors expressed herein do not necessarily state or reflect those of the United States Government or any agency thereof. LATCH-UP ELIMINATION IN BULK CMOS LSI CIRCUITS\* CONF-800703--3 J. E. Schroeder Harris Semiconductor A. Ochoa, Jr. and P. V. Dressendorfer Sandia National Laboratories Latch-up prevention in CMOS LSIs requires a more fundamental understanding of the SCR phenomena, especially as LSI structures become more prone to latch-up due to reduced geometries. In this paper we will present recent data on latch-up prevention by the use of epitaxial starting material, present a modification of the lumped transistor-SCR model and describe a useful graphical solution to the latch-up problem. Latch-up characteristics of parasitic SCRs have the general features shown in Figure 1. Region I corresponds to the normal operational region of the CMOS circuits where the parasitic SCR is in its blocking state. It extends from the origin to Point I. Region II corresponds to the latch-up status where regeneration occurs. It is characterized by a large drop in terminal voltage from that at point I, and by the flow of large terminal currents. This region extends to Point III at which point latch-up is no longer sustained due to a reduction in device current gain with large currents. The terminal voltage increases as the devices exit saturation. Basically, latch-up is prevented if operation in Region II is This has been accomplished in deep p-well strucnot allowed. tures (> 7 microns) by minority lifetime reduction methods of gold doping (1) and neutron irradiation (2). The use of epitaxial substrates has also been shown to prevent latch-up by increasing the holding current to levels unatainable in normal circuit operation (3). The present work differs from that in Reference 3 by including the dependence of transistor current gain on collector current. The effect, a result of increasing the holding current sufficiently by decreasing the shunt parasitic resistances $R_{\rm S}$ and $R_{\rm W}$ in Figure 2, is that the loop gain becomes less than unity prior to reaching the holding current and therefore preventing latch-up. From Figure 2, we write $$I_{c_{p}} \ge I_{R_{w}} + I_{c_{p}}/\beta_{n} \tag{1}$$ $$I_{c_{\mathbf{n}}} \ge I_{R_{\mathbf{s}}} + I_{c_{\mathbf{p}}}/\beta_{\mathbf{p}} \tag{2}$$ \*This work was funded by the U.S. Department of Energy. ## DISCLAIMER This report was prepared as an account of work sponsored by an agency of the United States Government. Neither the United States Government nor any agency Thereof, nor any of their employees, makes any warranty, express or implied, or assumes any legal liability or responsibility for the accuracy, completeness, or usefulness of any information, apparatus, product, or process disclosed, or represents that its use would not infringe privately owned rights. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government or any agency thereof. The views and opinions of authors expressed herein do not necessarily state or reflect those of the United States Government or any agency thereof. ## **DISCLAIMER** Portions of this document may be illegible in electronic image products. Images are produced from the best available original document. The current gains $\beta_n$ and $\beta_p$ are functions of collector current. The inequalities are written to include the saturation regions. These equations are plotted in Figure 3 where the $\beta$ dependence was obtained from measurements of test devices on the CMOS LSI shown in Figure 4. Curve A is obtained by plotting $I_{Cp}$ versus $I_{Cn}/\beta_n$ , $I_{Cn}$ being the independent variable; curve B is $I_{Cn}$ versus $I_{Cp}/\beta_p$ with $I_{Cp}$ the independent parameter. The allowed regions of operation defined by the inequalities of Equations 1 and 2 is that space above A and below B. The allowed region of operation of the coupled pair of equations is the overlap area designated II in Figure 3. Point 1 defines the onset of saturation. The holding current determined from this point is $$I_{H} = \frac{I_{RW} \beta_{n} (\beta_{p} + 1) + I_{RS} \beta_{p} (\beta_{n} + 1)}{\beta_{n} \beta_{p} - 1}$$ (3) in agreement with Reference 3. Point III represents the current level at which the devices go out of saturation. The intercepts along the axis are the shunt currents flowing through $R_{\rm S}$ and $R_{\rm W}$ . Decreasing $R_{\rm S}$ moves curve B to the right; decreasing $R_{\rm W}$ moves curve A up. This results in a larger holding current, a lower latch-up exit current and a smaller overlap region where SCR action is allowed. It is obvious that, by proper selection of $R_{\rm S}$ and/or $R_{\rm W}$ , the curves will not intersect; under these conditions latch-up is impossible at any current level. Curve C in Figure 3 shows a shift of curve B due to the reduction in $R_{\rm S}$ afforded by the use of epitaxial substrate from a value of ${\sim}100~\Omega$ to ${<}15\Omega$ which prevents latch-up. In addition to the discussion of the model, sensitivities for latch-up due to process variations such as epi thickness and p-well depth and resistivities will be discussed. Possible effects due to scaling will also be presented. ## References - Dawes, W. R., and Derbenwick, G. F., <u>IEEE Trans. on</u> <u>Nuclear Science</u>, NS-23 pp. 2027-2030, December 1976. - 2) Adams, J. R., and Sokel, R. J., <u>IEEE Trans. on Nuclear Science</u>, NS-26 pp. 5069-5073, December 1979. - 3) Ochoa, A., Dawes, W. R., and Estreich, D., <u>IEEE Trans.</u> on <u>Nuclear Science</u>, NS-26 pp. 5065-5068, December 1979. - 4) Abare, W., Private Communication, Harris Semiconductor. Figure 1: Current vs. Voltage relation for typical SCRs showing major regions of operation. Figure 2: Lumped element model for parasitic SCRs in Bulk CMOS structures. Figure 3: Current characteristics of parasitic bipolar transistors as given by inequalities 1 and 2.