



# This is an electronic reprint of the original article. This reprint *may differ* from the original in pagination and typographic detail.

| Author(s): | Kilpi, Lauri; Ylivaara, Oili M. E.; Vaajoki, Antti; Malm, Jari; Sintonen, Sakari; Tuominen, |
|------------|---------------------------------------------------------------------------------------------|
| / (0/)     | Marko; Puurunen, Riikka L.; Ronkainen, Helena                                               |

- Title:Microscratch testing method for systematic evaluation of the adhesion of atomic<br/>layer deposited thin films on silicon
- Year: 2016

Version:

#### Please cite the original version:

Kilpi, L., Ylivaara, O. M. E., Vaajoki, A., Malm, J., Sintonen, S., Tuominen, M., Puurunen, R. L., & Ronkainen, H. (2016). Microscratch testing method for systematic evaluation of the adhesion of atomic layer deposited thin films on silicon. Journal of Vacuum Science and Technology A, 34(1), Article 01A124. https://doi.org/10.1116/1.4935959

All material supplied via JYX is protected by copyright and other intellectual property rights, and duplication or sale of all or part of any of the repository collections is not permitted, except that material may be duplicated by you for your research use or educational purposes in electronic or print form. You must obtain permission for any other use. Electronic or print copies may not be offered, whether for sale or otherwise to anyone who is not an authorised user.



### Microscratch testing method for systematic evaluation of the adhesion of atomic layer deposited thin films on silicon

Lauri Kilpi, Oili M. E. Ylivaara, Antti Vaajoki, Jari Malm, Sakari Sintonen, Marko Tuominen, Riikka L. Puurunen, and Helena Ronkainen

Citation: Journal of Vacuum Science & Technology A 34, 01A124 (2016); doi: 10.1116/1.4935959 View online: http://dx.doi.org/10.1116/1.4935959 View Table of Contents: http://scitation.aip.org/content/avs/journal/jvsta/34/1?ver=pdfcov Published by the AVS: Science & Technology of Materials, Interfaces, and Processing

#### Articles you may be interested in

Adhesion testing of atomic layer deposited TiO2 on glass substrate by the use of embedded SiO2 microspheres J. Vac. Sci. Technol. A 32, 01A102 (2014); 10.1116/1.4827197

Atomic layer deposition onto carbon fiber: From single layer deposition via multilayer structure to metal oxide microtubes

J. Vac. Sci. Technol. A 31, 01A139 (2013); 10.1116/1.4768917

Optical properties of cobalt slanted columnar thin films passivated by atomic layer deposition Appl. Phys. Lett. 100, 011912 (2012); 10.1063/1.3675549

Electrical characteristics of Ga 2 O 3 – TiO 2 nanomixed films grown by plasma-enhanced atomic-layer deposition for gate dielectric applications Appl. Phys. Lett. 87, 082909 (2005); 10.1063/1.2034100

High dielectric constant TiO 2 thin films on a Ru electrode grown at 250 °C by atomic-layer deposition Appl. Phys. Lett. 85, 4112 (2004); 10.1063/1.1812832

# Instruments for Advanced Science



dynamic measurement of reaction gas



UHV TPD



plasma source characterizatio etch and deposition process reaction kinetic studies analysis of neutral and radical species



partial pressure ( irement and control of process gases reactive soutter process control vacuum diagnostics » vacuum coating process monitoring

Contact Hiden Analytical for further details: Www.HidenAnalytical.com

info@hiden.co.uk

CLICK TO VIEW our product catalogue

#### catalysis and thermal analysis + SMS + molecular beam studies dissolved species probes fermentation, environmental and ecological studies

) end point detection in ion beam etch + elemental magng-surface mapping

# 

## Microscratch testing method for systematic evaluation of the adhesion of atomic layer deposited thin films on silicon

Lauri Kilpi,<sup>a)</sup> Oili M. E. Ylivaara, and Antti Vaajoki

VTT Technical Research Centre of Finland Ltd., P.O. Box 1000, FI-02044 VTT, Finland

#### Jari Malm

Department of Physics, University of Jyväskylä, P.O. Box 35, Jyväskylä 40014, Finland

#### Sakari Sintonen

Department of Micro- and Nanosciences, Aalto University School of Electrical Engineering, P.O. Box 13500, FI-00076 AALTO, Finland

#### Marko Tuominen

ASM Microchemistry Oy, Pietari Kalmin katu 1 F 2, FIN-00560 Helsinki, Finland

#### Riikka L. Puurunen and Helena Ronkainen

VTT Technical Research Centre of Finland Ltd., P.O. Box 1000, FI-02044 VTT, Finland

(Received 1 September 2015; accepted 2 November 2015; published 20 November 2015)

The scratch test method is widely used for adhesion evaluation of thin films and coatings. Usual critical load criteria designed for scratch testing of coatings were not applicable to thin atomic layer deposition (ALD) films on silicon wafers. Thus, the bases for critical load evaluation were established and the critical loads suitable for ALD coating adhesion evaluation on silicon wafers were determined in this paper as L<sub>CSi1</sub>, L<sub>CSi2</sub>, L<sub>CALD1</sub>, and L<sub>CALD2</sub>, representing the failure points of the silicon substrate and the coating delamination points of the ALD coating. The adhesion performance of the ALD Al<sub>2</sub>O<sub>3</sub>, TiO<sub>2</sub>, TiN, and TaCN+Ru coatings with a thickness range between 20 and 600 nm and deposition temperature between 30 and 410 °C on silicon wafers was investigated. In addition, the impact of the annealing process after deposition on adhesion was evaluated for selected cases. The tests carried out using scratch and Scotch tape test showed that the coating deposition and annealing temperature, thickness of the coating, and surface pretreatments of the Si wafer had an impact on the adhesion performance of the ALD coatings on the silicon wafer. There was also an improved load carrying capacity due to Al<sub>2</sub>O<sub>3</sub>, the magnitude of which depended on the coating thickness and the deposition temperature. The tape tests were carried out for selected coatings as a comparison. The results show that the scratch test is a useful and applicable tool for adhesion evaluation of ALD coatings, even when carried out for thin (20 nm thick) coatings. © 2015 American Vacuum Society. [http://dx.doi.org/10.1116/1.4935959]

#### I. INTRODUCTION

Atomic layer deposition (ALD) is a chemical vapor deposition (CVD) method that allows deposition of uniform coatings on complicated 3D geometries. The ALD technique is based on sequential gas–solid reactions that are selfterminating. ALD operates by exposing a solid surface alternately to reactive gaseous chemicals, the exposures being separated by purge/evacuation.<sup>1–3</sup>

One of the main motivations for the recent development of ALD has been semiconductor processing. Miniaturization in the semiconductor industry has led to the requirement for atomic level control of thin film deposition.<sup>3</sup> The films deposited by ALD can also be utilized in microelectromechanical systems (MEMS).<sup>4,5</sup> The major benefit of ALD for MEMS is the combination of low deposition temperatures (often below 300 °C) with conformal coatings—the combination not achieved by conventional fabrication technologies.<sup>5,6</sup> From the early 2000s, the reports of ALD for MEMS deal with ALD as a tribological coating<sup>7</sup> and an insulator layer.<sup>8</sup> Since then, ALD films have been demonstrated, e.g., as dielectric layers in RF-MEMS,<sup>9</sup> lubricating films,<sup>10</sup> insulator in MEMS compass,<sup>11,12</sup> mirrors in Fabry–Perot interferometers for visible light,<sup>13,14</sup> antistiction layers,<sup>15</sup> and nanoelectromechanical system switches.<sup>16</sup>

The performance and reliability of MEMS devices can be dominated by interfacial phenomena such as adhesion, friction, and wear.<sup>7</sup> Adhesion failure is often the primary failure mechanism of the coating, limiting its applicability and lifetime. Therefore, the adhesion to the substrate is one of the most important functional requirements for the coatings.<sup>17</sup> The adhesion of ALD films is most often evaluated using Scotch tape testing where a tape is pressed onto the film and rapidly stripped.<sup>18</sup> This method is highly qualitative, dependent on user behavior. The method mainly distinguishes whether the tested coating has poor adhesion properties or not. For these reasons, a more controlled and quantitative method is needed. Scratch testing is a widely used alternative to get quantitative information about the adhesion behavior of the coatings<sup>19</sup> and has been recently utilized for ALD coatings.<sup>20–23</sup>

In a typical scratch testing setup, a diamond stylus is drawn against the coating-substrate system with an

<sup>&</sup>lt;sup>a)</sup>Electronic mail: Lauri.Kilpi@vtt.fi

01A124-2

increasing load until the coating is removed from the substrate or some other failure occurs. The load generating the failure is determined as the critical load. The failure type in scratch testing depends on several factors, such as the test load, coating thickness, residual stress in the coating, properties of the substrate and coating, indenter radius, loading rate, and sliding speed.<sup>24</sup> For thin and hard coatings, the indenter tip has to be sufficiently large to induce an adequate stress field to cause an adhesion failure. If the tip is too sharp, the induced stress field might be bending, which, if high enough, leads to cohesive failure of the coating.<sup>25</sup> In the scratch testing of hard coatings, there are two adhesion related failure modes: wedge spallation and buckling.<sup>26</sup> Buckling occurs for thin coatings which are able to bend in response to applied stress whereas wedge spallation happens usually for thicker (over  $10 \,\mu m$ ) coatings.<sup>26</sup> Comparisons between different samples using scratch testing are only valid if the failure mechanism is the same in all samples.<sup>24</sup>

In this study, critical load criteria developed for ALD films were used to describe the effect of deposition temperature, film thickness, and annealing temperature on the adhesion performance of aluminum oxide  $(Al_2O_3)$ , titanium oxide  $(TiO_2)$ , titanium nitride (TiN), and tantalum carbonitride + ruthenium (TaCN+Ru) coatings. Also, the influence of cleaning procedures on coating adhesion was evaluated. For comparison, Scotch tape tests were carried out.

#### **II. EXPERIMENT**

#### A. ALD coating preparation

Single and double sided polished 150 mm p-type  $\langle 100 \rangle$  silicon wafers with thicknesses of 380 and 675  $\mu$ m were used as substrates. Wafers were cleaned before the ALD using standard Radio Corporation of America (RCA) cleaning baths (SC1, HF, and SC2),<sup>27</sup> as described in previous work.<sup>21</sup> For selected wafers, the influence of substrate pretreatment to adhesion was studied by cleaning wafers with SC1+HF [H<sub>2</sub>O:HF (50%) 50:1] prior to ALD.

Aluminum oxide  $(Al_2O_3)$  and titanium dioxide  $(TiO_2)$ were grown in a top-flow Picosun<sup>TM</sup> R-150 ALD reactor. Precursors were trimethylaluminum (Me<sub>3</sub>Al), titanium tetrachloride (TiCl<sub>4</sub>) and water (H<sub>2</sub>O). The intermediate space pressure was about 7 hPa, and nitrogen (purity > 99.999%) was used both as a purge gas and for flushing the reactant lines with a constant 200 sccm flow. Electronic grade Me<sub>3</sub>Al and TiCl<sub>4</sub> precursors were from SAFC Hitech. Me<sub>3</sub>Al and TiCl<sub>4</sub> precursors were cooled with a Peltier element to about 17 and 14 °C, respectively. Water was used at room temperature without cooling. Precursor dose and purge times were 0.1 and 4.0 s, respectively, for Me<sub>3</sub>Al, TiCl<sub>4</sub>, and H<sub>2</sub>O. Samples were grown at a temperature range from 110 to 300 °C using 0.1-4.0, 0.1-4.0, and 0.1-4.0 s for Me<sub>3</sub>Al, TiCl<sub>4</sub>, and H<sub>2</sub>O pulse-purge sequences, respectively. For Al<sub>2</sub>O<sub>3</sub> grown at 300 °C pulse sequence for Me<sub>3</sub>Al and H<sub>2</sub>O, pulse-purge was 0.1-1.0 and 0.1-1.0 s. The layer thicknesses were varied from 20 to 600 nm for  $Al_2O_3$  and from 25 to 300 nm for  $TiO_2$ .

ALD  $Al_2O_3$  films for low temperature experiments were deposited in a Beneq TFS 200 ALD reactor at 1.5 mbar

as carrier and purge gas. The precursors were kept at room temperature of about 21 °C. The ALD TaCN films were deposited in ASM's Pulsar<sup>®</sup> 3000 cross-flow single-wafer ALD reactor using TaF<sub>5</sub> (ABCR 99.5%) and tetramethyldisilazane (TMDS) (ABCR 97%) as precursors and nitrogen (AGA High Tech with purifier) as carrier and purge gas. The TaF<sub>5</sub> source temperature was 90 °C, and TMDS was kept at room temperature of about 21 °C.

furnace PEO-603.

The ALD Ru films were deposited in ASM's Pulsar<sup>(8)</sup> 2000 cross-flow single-wafer ALD reactor using Ru(EtCp)<sub>2</sub> (Praxair 99.9%) and O<sub>2</sub> (AGA Scientific Oxygen 6.0) as precursors and nitrogen (AGA High Tech with purifier) as carrier and purge gas. The Ru(EtCp)<sub>2</sub> source temperature was 75 °C and O<sub>2</sub> was kept at room temperature of about 21 °C.

pressure and in the temperature range of 30-110 °C.

Precursors (Me<sub>3</sub>Al and  $H_2O$ ) were evaporated by means of their own vapor pressure from external precursor bottles

kept at 20 °C. Electronic grade Me<sub>3</sub>Al precursor was from

SAFC Hitech. Nitrogen was used as the purge gas and it was

generated from compressed particle-free dry air by an

Inmatec PN-1150 molecular sieve nitrogen separator

(purity > 99.999%). The precursor pulses were kept at 0.15 s

and the purge periods following the Me<sub>3</sub>Al/H<sub>2</sub>O precursor

pulses were varied with deposition temperature, being 10/30,

7/20, 5/10, 4/5, and 2/3 s for samples deposited at 30, 50, 70,

90, and 110 °C, respectively. Hence, for example, the pulse

sequence for the sample deposited at 110 °C was 0.15-2.0

and 0.15-3.0 s. The number of deposition cycles was also

tested with selected wafers. Prior to the ALD, the wafers

were annealed at 950 °C for 30 min in an N<sub>2</sub> atmosphere.

The purpose was to prevent the formation of blisters<sup>28,29</sup> in

the  $Al_2O_3$  grown wafers during the annealing at temperatures

larger than 550 °C. Selected samples were then post-ALD

annealed at 300, 450, 700, and 900 °C for 30 min using 1 slm

nitrogen flow. Annealing was carried out using annealing

2000 cross-flow single-wafer ALD reactor using  $TiCl_4$  (Sigma-Aldrich 99.9%) and  $NH_3$  (AGA 5.0 with purifier) as

precursors and nitrogen (AGA High Tech with purifier)

The ALD TiN films were deposited in ASM's Pulsar®

The influence of the post-ALD annealing to adhesion was

varied with temperature to aim at a 100 nm film thickness.

#### **B. X-ray reflectivity**

The thickness values of the ALD films were determined by x-ray reflectivity (XRR).<sup>30,31</sup> In XRR, x-rays are specularly reflected from interfaces of materials with different electron densities, and the influence of layer thicknesses on the reflected x-ray intensity may be recursively calculated as a function of scattering angle.<sup>32</sup> The XRR measurements were performed under parallel beam conditions using a Philips X'Pert Pro diffractometer. The acceleration voltage, anode current, and x-ray wavelength were 40 kV, 40 mA, and Cu-K<sub>α</sub>, respectively. The film thickness values were obtained through simulation of XRR measurement curves using the software X'Pert Reflectivity.

#### C. Adhesion testing

#### 1. Scratch testing

Scratch testing was carried out with Anton Paar Tritec's Micro-Combi Tester. In the scratch test, a diamond tip generates a scratch on the coated surface with either constant or progressive load. During the scratch testing, the normal force, tangential force, friction coefficient, acoustic emission, and penetration depth are measured continuously. After scratching, the residual depth along the scratch channel is measured, and the scratch channel is investigated by the means of optical microscopy. The critical values can be defined according to the crack generation and delamination of the coating as described in the standard.<sup>33</sup> However, the definition of critical loads typically used for physical vapor deposited and CVD coatings were not applicable for the thin ALD films deposited on silicon wafers. The reasons for this are as follows: first, the standard used for scratch testing is designed for thicker coatings than typical ALD coatings; second, there is a phase transformation<sup>34,35</sup> that takes place while the silicon substrate is under a certain amount of stress and the substrate suddenly collapses. Therefore, a new way for adhesion evaluation of ALD layers deposited on silicon was developed. Four critical loads were determined based on the investigation of different types of ALD films. The critical load values were  $L_{CSi1}$  and  $L_{CSi2}$  for the failure occurring in silicon substrate, and L<sub>CALD1</sub> and L<sub>CALD2</sub> for the delamination failures for the coating.

In this study, the same diamond tip with the radius of  $20 \,\mu\text{m}$  was used in testing. The tip was cleaned with ethanol and tissue wiper in the beginning of the measurements and when changing sample. The samples investigated are presented in Table I. The coated samples were glued on aluminum disks (Al 6082) of 10 mm thickness and 40 mm diameter to attach the sample to the Micro-Combi tester sample holder. The adhesive used was Henkel's Loctite 401. Different glues were compared and the one that provided the most stable performance with no effects on the silicon system under increasing load was selected. The normal force in scratch testing was continuously increasing from 0.05 to 1.3 N. The maximum load was restricted to 1.3 N because the silicon substrate

cracked heavily with higher loads. The scratch length was 3 mm, and the scratching speed was 10 mm/min. At least three scratches were carried out per sample with the scratches being 0.5 mm apart from each other. The experiments were carried out in controlled temperature and humidity  $(22 \pm 1 \,^{\circ}C)$  and  $50\% \pm 5\%$  relative humidity). After scratching, a panorama image of the scratch channel was taken, and optical microscope (OM) was used to investigate the samples and to determine the critical loads. The selected samples were also analyzed by using the scanning electron microscope with an energy-dispersive x-ray spectroscopy analysis was carried out with a 15 kV accelerating voltage.

#### 2. Tape testing

In comparison, the adhesion performance was also evaluated by the Scotch tape testing for five samples with different cleaning and annealing processes (see Tables II and III). Testing was carried out using Scotch 3M 810 tape. In the test, the fresh tape surface was pressed against the surface with a finger using a similar force in a similar manner in all cases. The tape was pressed on the coating surface on an approximately  $5 \times 20$  mm area and after 30 s rapidly pulled off. The pulling was carried out in about 90° angle to the coating surface. Afterwards, an optical microscope examination was carried out to observe possible coating delamination from the coated surface.

#### **III. RESULTS**

#### A. Method for determining critical loads of ALD films on silicon

The scratch testing was carried out to evaluate the adhesion performance of the ALD coatings. Four critical loads were determined to describe the failure mechanisms of the coating and the silicon substrate, namely,  $L_{CSi1}$ ,  $L_{CSi2}$ ,  $L_{CALD1}$ , and  $L_{CALD2}$ .

The first critical load related to silicon substrate,  $L_{CSi1}$ , was the first observed local breakage point of the silicon substrate, as shown in Fig. 1(a). The  $L_{CSi1}$  occurred for some cases as an early local crack generation in silicon causing the

TABLE I. Coatings evaluated in the adhesion experiments with the information on the deposition temperature, targeted coating thickness, and annealing temperatures. RCA-clean was used for the samples unless mentioned otherwise.

| Material Series  |                    | Deposition T ( °C)      | Target thickness (nm) | Annealing T ( °C)  |  |
|------------------|--------------------|-------------------------|-----------------------|--------------------|--|
| Si               | Reference          |                         | N.A.                  |                    |  |
| $Al_2O_3$        | Thickness          | 300                     | 20, 50, 100, 300, 600 | _                  |  |
|                  | Low temperature    | 30, 50, 70, 90, 110     | 100                   | _                  |  |
|                  | Temperature        | 110, 150, 200, 250, 300 | 300                   | _                  |  |
|                  | Post-ALD annealing | 110, 200, 300           | 100                   | 300, 450, 700, 900 |  |
|                  | SC1+HF cleaning    | 300                     | 300                   | _                  |  |
| TiO <sub>2</sub> | Thickness          | 300                     | 25, 50, 100           | _                  |  |
| 2                | Temperature        | 110, 150, 200, 250, 300 | 100                   | _                  |  |
|                  | Post-ALD annealing | 110, 300                | 100                   | 300, 450, 900      |  |
| TiN              | Thickness          | 350                     | 20, 50, 100           | _                  |  |
|                  | Temperature        | 300, 350, 410           | 100                   | _                  |  |
| TaCN+Ru          | Thickness          | 300                     | (1+) 20, 50, 100      | —                  |  |

#### JVST A - Vacuum, Surfaces, and Films

TABLE II. Critical load values with standard deviations for  $Al_2O_3$  coated systems with different coating thicknesses, deposition parameters, and postannealing temperatures. The RCA-cleaning was used prior to deposition, except for the SC1+HF cleaned sample.

| Series                              | Thickness<br>(nm) | ALD<br>cycles | Growth T<br>(°C) | Annealing T<br>(°C) | L <sub>CSi1</sub><br>(mN) | L <sub>CSi2</sub><br>(mN) | L <sub>CALD1</sub><br>(mN) | L <sub>CALD2</sub><br>(mN) | Tape test  |
|-------------------------------------|-------------------|---------------|------------------|---------------------|---------------------------|---------------------------|----------------------------|----------------------------|------------|
| Si (Ref. 1)                         | _                 | _             | _                | _                   | 493 ± 81                  | $727 \pm 69$              | _                          | _                          | _          |
| Si (Ref. 2)                         | _                 | _             | _                | _                   | $471 \pm 15$              | $716\pm63$                |                            | _                          | _          |
| Thickness                           | 19.5              | 200           | 300              | _                   | $514\pm65$                | $649\pm24$                | $1048\pm65$                | $1048\pm65$                |            |
| Thickness                           | 48.5              | 500           | 300              | _                   | $374 \pm 5$               | $612 \pm 2$               | $1027\pm27$                | $1126\pm19$                | _          |
| Thickness                           | 96.1              | 1000          | 300              | _                   | $627\pm20$                | $649 \pm 23$              | $1003\pm29$                | $1089\pm7$                 |            |
| Thickness, temperature and cleaning | 283.7             | 3000          | 300              | _                   | _                         | $1032\pm7$                | $1049 \pm 16$              | $1057\pm6$                 | Pass (3/3) |
| Thickness                           | 566.9             | 6000          | 300              | _                   | _                         | $1094\pm1$                | $1109\pm1$                 | $1109\pm1$                 | _          |
| Low temperature                     | 99.5              | 1316          | 30               | _                   | _                         | $913 \pm 26$              | $913 \pm 26$               | $913\pm26$                 | _          |
| Low temperature                     | 100.0             | 1266          | 50               | _                   | _                         | $844 \pm 19$              | $1020\pm32$                | $1149\pm44$                | _          |
| Low temperature                     | 100.0             | 1205          | 70               | _                   | _                         | $854 \pm 3$               | $1029\pm13$                | $1179\pm34$                | _          |
| Low temperature                     | 99.0              | 1149          | 90               | _                   | _                         | $822\pm12$                | $1031\pm39$                | $1143\pm30$                | _          |
| Low temperature                     | 99.4              | 1087          | 110              | _                   | _                         | $836 \pm 3$               | $977\pm90$                 | $1131\pm22$                | _          |
| Low temperature                     | 94.4              | 1283          | 110              | _                   | _                         | $777 \pm 23$              | $828\pm9$                  | $1105\pm16$                | _          |
| Temperature                         | 288.3             | 3933          | 110              | _                   | _                         | $1066\pm2$                | $1070\pm5$                 | $1070\pm5$                 | _          |
| Temperature                         | 285.4             | 3411          | 150              | _                   | _                         | $1087 \pm 3$              | $1097\pm1$                 | $1108\pm5$                 | _          |
| Temperature                         | 286.7             | 3120          | 200              | _                   | _                         | $1048\pm9$                | $1052\pm8$                 | $1073\pm12$                | _          |
| Temperature                         | 291.9             | 3115          | 250              | _                   | _                         | $1056\pm5$                | $1062\pm8$                 | $1106\pm10$                | _          |
| Anneal                              | 92.4              | 1283          | 110              | 300                 | $574 \pm 7$               | $752\pm7$                 | $887\pm48$                 | $1043 \pm 2$               | _          |
| Anneal                              | 91.2              | 1283          | 110              | 450                 | _                         | $831\pm15$                | $852 \pm 14$               | $1188\pm30$                | _          |
| Anneal                              | 72.0              | 1283          | 110              | 900                 | $395 \pm 32$              | $581\pm16$                | $676 \pm 132$              | $1017\pm25$                | _          |
| Anneal                              | 95.7              | 1037          | 200              | _                   | _                         | $817 \pm 4$               | $876\pm61$                 | $1015\pm17$                | _          |
| Anneal                              | 97.8              | 1037          | 200              | 700                 | $481\pm102$               | $678\pm67$                | $484 \pm 102$              | $1067\pm57$                | _          |
| Anneal                              | 109.0             | 1109          | 300              | _                   | _                         | $810 \pm 5$               | $839 \pm 6$                | $1167 \pm 7$               | _          |
| Anneal                              | 105.3             | 1109          | 300              | 300                 | $335 \pm 20$              | $557 \pm 144$             | $956 \pm 9$                | $1053\pm24$                | _          |
| Anneal                              | 105.4             | 1109          | 300              | 450                 | $483\pm71$                | $680 \pm 44$              | $1046\pm56$                | $1197\pm17$                | _          |
| Anneal                              | 105.3             | 1109          | 300              | 700                 | $475\pm32$                | $727\pm22$                | $859\pm288$                | $1173\pm47$                | _          |
| Anneal                              | 91.5              | 1109          | 300              | 900                 | $318\pm53$                | $546 \pm 19$              | $895\pm27$                 | $1030\pm42$                | _          |
| SC1+HF cleaning                     | 284.7             | 3000          | 300              | —                   | —                         | $650\pm46$                | $649\pm48$                 | $649\pm48$                 | Pass (2/3) |

early delamination of the coating. The second critical load,  $L_{CSi2}$ , occurred at the beginning of the continuous cracking caused by the phase transformation of the silicon, as shown in Fig. 1(b). Continuous breakage means that the cracking of

silicon continues until the end of the scratch. The residual scratch groove depth and OM is used to verify that the failure occurs. Usually, the first delamination of the coating occurs due to continuous breakage of the substrate as the coating

TABLE III. Critical load values with standard deviations for  $TiO_2$  coated systems with different coating thicknesses, deposition parameters, and postannealing temperatures. The RCA-cleaning was used prior to deposition.

| Series                    | Thickness<br>(nm) | ALD cycles | Growth T<br>(°C) | Annealing T<br>(°C) | L <sub>CSi1</sub><br>(mN) | L <sub>CSi2</sub><br>(mN) | L <sub>CALD1</sub><br>(mN) | L <sub>CALD2</sub><br>(mN) | Tape test  |
|---------------------------|-------------------|------------|------------------|---------------------|---------------------------|---------------------------|----------------------------|----------------------------|------------|
| Si (Ref. 1)               | _                 | _          | _                |                     | 493 ± 81                  | $727 \pm 69$              | _                          | _                          | _          |
| Si (Ref. 3)               |                   |            | _                |                     | $505 \pm 24$              | $740 \pm 50$              |                            | _                          |            |
| Thickness                 | 21.1              | 531        | 300              |                     | $682 \pm 7$               | $736\pm18$                | $860 \pm 98$               | $860 \pm 98$               | _          |
| Thickness                 | 45.5              | 1062       | 300              | _                   | $676 \pm 23$              | $752\pm11$                | $897\pm26$                 | $915\pm46$                 |            |
| Thickness and temperature | 91.5              | 2124       | 300              |                     | $484\pm76$                | $731 \pm 31$              | $890 \pm 16$               | $915 \pm 8$                | _          |
| Thickness                 | 323.5             | 6373       | 300              | _                   | $389\pm47$                | $597 \pm 31$              | $838 \pm 22$               | $911 \pm 17$               |            |
| Temperature               | 97.3              | 1924       | 110              | _                   | _                         | $868 \pm 3$               | $998\pm51$                 | $1097 \pm 133$             |            |
| Temperature               | 102.5             | 2313       | 150              | _                   | $643 \pm 37$              | $721\pm11$                | $1016\pm35$                | $1080\pm84$                |            |
| Temperature               | 90.5              | 2467       | 200              | _                   | $626\pm91$                | $753\pm17$                | $987 \pm 22$               | $1001\pm15$                |            |
| Temperature               | 105.0             | 1953       | 250              |                     | $391\pm13$                | $660 \pm 8$               | $654 \pm 9$                | $660 \pm 8$                |            |
| Anneal                    | 101.0             | 1924       | 110              | _                   | _                         | $783\pm8$                 | $990 \pm 17$               | $1084 \pm 39$              |            |
| Anneal                    | 95.0              | 1924       | 110              | 300                 | _                         | _                         | $50 \pm 0$                 | $50\pm0$                   | Fail (3/3) |
| Anneal                    | 93.2              | 1924       | 110              | 450                 | _                         | _                         | $50 \pm 0$                 | $50\pm0$                   | Fail (3/3) |
| Anneal                    | 97.5              | 2124       | 300              |                     | $538 \pm 4$               | $820\pm7$                 | $998 \pm 28$               | $1069 \pm 30$              | _          |
| Anneal                    | 97.5              | 2124       | 300              | 450                 | $485\pm21$                | $735\pm100$               | $990 \pm 53$               | $1075\pm36$                |            |
| Anneal                    | 93.0              | 2124       | 300              | 900                 | $426 \pm 35$              | $636 \pm 17$              | $822 \pm 11$               | $928 \pm 39$               |            |
|                           | 390.2             | 7614       | 200              | _                   | _                         | _                         | $165\pm18$                 | $165\pm18$                 | Pass (3/3) |

#### J. Vac. Sci. Technol. A, Vol. 34, No. 1, Jan/Feb 2016



FIG. 1. (Color online) Critical loads explained: (a)  $L_{CS11}$  is the first observed local breakage point of the silicon substrate, (b)  $L_{CS12}$  is the beginning of the continuous cracking of the silicon substrate, (c)  $L_{CALD1}$  is the first observed local delamination of the coating, and (d)  $L_{CALD2}$  is where the continuous delamination of the coating begins.

thus is forced to bend deeper due to the increasing load. The critical load  $L_{CALD1}$  was the first observed local delamination point of the coating, as shown in Fig. 1(c).  $L_{CALD1}$  has the tendency of occurring right after  $L_{CSi2}$  and on the sides of the scratch channel. The critical load  $L_{CALD2}$  described the continuous delamination of the coating [see Fig. 1(d)]. In some coatings,  $L_{CALD2}$  was easy to notice as large parts of the coating delaminated. Usually,  $L_{CALD2}$  was observed when local delaminations occurred continuously.

By using determined critical loads, the adhesion properties are analyzed in a similar manner, as shown in Fig. 2. The visual comparison shows clear differences in adhesion between coating materials. The critical load values with standard deviations are presented for different coatings in Tables II–IV. The measurements have good repeatability as the standard deviation value of the measurements is rather small for each material. However, the behavior of the silicon substrate



FIG. 2. (Color online) Visual comparison of critical load values for different coatings. Panorama images taken by the Micro-Combi tester showed clear variation in adhesion properties between different coatings and cleaning methods.

#### JVST A - Vacuum, Surfaces, and Films

| TABLE IV.  | Critical load values  | with standard | deviations for | TiN and    | i TaCN+Rı  | i coated syst | ems wit | h different | coating | thicknesses, | deposition | parameters | s, and |
|------------|-----------------------|---------------|----------------|------------|------------|---------------|---------|-------------|---------|--------------|------------|------------|--------|
| postanneal | ling temperatures. Th | ne RCA-cleani | ng was used p  | rior to de | eposition. |               |         |             |         |              |            |            |        |

| Series                    | Coating material | Thickness (nm) | Growth T (°C) | L <sub>CSi1</sub> (mN) | L <sub>CSi2</sub> (mN) | L <sub>CALD1</sub> (mN) | L <sub>CALD2</sub> (mN) |
|---------------------------|------------------|----------------|---------------|------------------------|------------------------|-------------------------|-------------------------|
| Si (Ref. 4)               |                  |                |               | $443 \pm 2$            | $690 \pm 2$            |                         | _                       |
| Thickness                 | TiN              | 23.0           | 350           | $293 \pm 9$            | $577 \pm 28$           | $950 \pm 64$            | $1081\pm65$             |
| Thickness                 | TiN              | 59.5           | 350           | $246 \pm 3$            | $519 \pm 10$           | $671 \pm 113$           | $1081\pm52$             |
| Thickness and temperature | TiN              | $113 \pm 3$    | 350           | $277 \pm 39$           | $493 \pm 21$           | $1011 \pm 42$           | $1169 \pm 41$           |
| Temperature               | TiN              | $113 \pm 3$    | 300           | $281 \pm 15$           | $468 \pm 17$           | $971 \pm 10$            | $1019 \pm 46$           |
| Temperature               | TiN              | $90 \pm 3$     | 410           | $219 \pm 26$           | $515 \pm 24$           | $1046 \pm 9$            | $1143 \pm 34$           |
| Si (Ref. 5)               | —                | _              | _             | $613 \pm 73$           | $724 \pm 37$           | _                       | _                       |
| Thickness                 | TaCN + Ru        | (1) + 19.9     | _             | $528 \pm 60$           | $743 \pm 35$           | $743 \pm 35$            | $743 \pm 35$            |
| Thickness                 | TaCN + Ru        | (1) + 47.7     | _             |                        | $687 \pm 6$            | $85 \pm 22$             | $234 \pm 1$             |
| Thickness                 | TaCN + Ru        | (1) + 100      | _             |                        | $670\pm15$             | $106 \pm 53$            | $275\pm38$              |

underneath the coating varied, which in some cases caused a large scatter.

#### B. Al<sub>2</sub>O<sub>3</sub> coating

The influence of the deposition temperature and the coating thickness on the critical loads of ALD  $Al_2O_3$  is presented in Figs. 3(a)-3(c) and Table II. The critical loads of the silicon substrate are presented as reference.

Adhesion was good for the films deposited at 50-110 °C but not as good for the film deposited at 30 °C, as shown in Fig. 3(b). The critical load values for the Al<sub>2</sub>O<sub>3</sub> films were on a similar level for all the coating thicknesses in Fig. 3(a). The thickest films, 300 and 600 nm, gave the most stable performance during scratching. The critical load values of the silicon substrate, L<sub>CSi1</sub> and L<sub>CSi2</sub>, were lower for the coating thicknesses in the range 20–100 nm compared to the values of uncoated silicon reference. However, for the coating thicknesses of 300 and 600 nm, the critical load values for silicon were higher compared to uncoated silicon. This suggests that the thicker ALD Al<sub>2</sub>O<sub>3</sub> film can improve the load carrying capacity of the silicon wafer.

The effect of the different cleaning procedures on the adhesion performance of  $Al_2O_3$  film was clearly observed. The RCA cleaning normally used in this study provided higher critical load values compared to SC1+HF-cleaning. The SC1+HF-cleaned 300 nm thick  $Al_2O_3$  coating deposited at 300 °C had critical load values about 60% of the values received with RCA cleaned samples (see Table II).

The effect of annealing temperature on the film adhesion was of interest since the coatings undergo temperature cycling during the processing of, e.g., MEMS devices. The annealing experiments were therefore carried out at temperatures of 300, 450, 700, and 900 °C, which are typical temperatures for electronics processing.

The critical loads for coating delamination of the annealed tests for  $Al_2O_3$  coating are presented in Figs. 4(a)–4(c). It is noticeable in Fig. 4 that the critical load values, both silicon breakage and ALD delamination, for samples deposited at 110 °C were lower after annealing treatments, especially for the coatings annealed at 900 °C, which were crystallized and had increased tensile stress. According to XRR (and also XRD, not reported in detail here), the  $Al_2O_3$  remained

amorphous up to 700 °C with a density of ca. 3.1 g/cm<sup>2</sup> and was crystalline after annealing at 900 °C with a density of ca. 3.6 g/cm<sup>2</sup>. The samples deposited at 300 °C were not affected as much with annealing, and their adhesion remained good although crystallization occurred and stress increased. The critical loads  $L_{CSi1}$  and  $L_{CSi2}$  for the silicon breaking tend to decrease with increased annealing temperature, and the beneficial effect of the coating for the silicon performance seems to be lost due to crystallization. The adhesion of the coating and the beneficial load carrying capacity suffer during the annealing process.

#### C. TiO<sub>2</sub> coating

The critical loads of ALD TiO<sub>2</sub> coatings are presented in Figs. 5 and 6. The adhesion between the silicon and TiO<sub>2</sub> was good as the first observed delamination took place after the breakage point of silicon substrate. The only exception was 390 nm thick ALD TiO<sub>2</sub> deposited at 200 °C for which the coating delamination occurred at an early stage (with  $L_{CALD2} = 165 \text{ mN}$ ) of the test (see Table III). This might occur due to high stress and very large (even over 500 nm) crystals.<sup>36</sup>

Good adhesion performance remained after annealing for the TiO<sub>2</sub> coatings deposited in 300 °C. Similar to Al<sub>2</sub>O<sub>3</sub>, the annealing treatment slightly lowered the adhesion values. However, in the two samples deposited at 110 °C, the adhesion failed as the delamination occurred instantly at the beginning of the scratch test.

#### D. TiN coating

The influence of deposition temperature and coating thickness on the critical loads of TiN are presented in Figs. 7(a) and 7(b). Overall, adhesion of TiN on Si substrate was good. The load carrying capacity of the silicon substrate, however, decreased slightly due to deposition as the  $L_{CSi2}$  was lower than the one of uncoated Si substrate.

#### E. TaCN+Ru coating

The impact of deposition temperature and coating thickness on the critical loads of TaCN+Ru coating are presented in Fig. 8. Especially with increasing coating thickness, the



Fig. 3. (Color online) Critical load values for (a)  $AI_2O_3$  films with different nominal coating thicknesses deposited at 300 °C, (b)  $AI_2O_3$  (100 nm) deposited in the range of 30–110 °C, and (c)  $AI_2O_3$  (300 nm) deposited in the range of 110–300 °C.

adhesion was poor, as  $L_{CALD2}$  occurs at a substantially lower load than  $L_{CSi2}$ .

#### F. Scotch tape testing

The adhesion performance of the samples: RCA-cleaned  $Al_2O_3$  (300 nm 300 °C), SC1+HF cleaned  $Al_2O_3$  (300 nm 300 °C), RCA-cleaned TiO<sub>2</sub> (390 nm 200 °C), and RCA-cleaned TiO<sub>2</sub> (100 nm 110 °C) samples annealed at 300 and 450 °C were evaluated also using Scotch tape testing.

#### JVST A - Vacuum, Surfaces, and Films



FIG. 4. (Color online) Critical load values for  $Al_2O_3$  films (100 nm) (a) deposited at 110 °C and annealed in the temperature range of 300–900 °C, (b) deposited at 200 °C and annealed at 700 °C, and (c) deposited at 300 °C and annealed in the temperature range of 300–900 °C.

The results are presented in Tables II–IV. The RCA-cleaned nonannealed  $Al_2O_3$  and  $TiO_2$  samples passed all three tests, and the coating was still adhered on the Si substrate after the rapid tape removal from the top of the coating. SC1+HFcleaned  $Al_2O_3$  passed the test two times out of three. The annealed  $TiO_2$  samples failed all three tests as the coating was removed from the tested area. In Fig. 9, for the  $TiO_2$ sample deposited at 110 °C and annealed at 450 °C, the adhesion failed. The coating areas, where the tape had a contact,



FIG. 5. (Color online) Critical load values for TiO<sub>2</sub> coatings with (a) nominal thickness in the range of 20–300 nm deposited at 300 °C, and (b) thickness of 100 nm deposited in the temperature range of 110–300 °C.

were peeled off, whereas the coating still existed on other areas of the substrate.

The comparison of Scotch tape test results with scratch testing gave interesting observations. The annealed TiO2 (LCALD1  $\ll L_{CSi2}$ ) had the poorest adhesion properties in the scratch test since the coating delamination occurred immediately at the beginning of the scratch. In the tape test, the coating was removed completely from the silicon substrate, as shown in Fig. 9. Also, the cohesion of the coating failed as well. However, a coating with a slightly better adhesion could already pass the Scotch tape test, as was the case with RCA-cleaned TiO<sub>2</sub> (390 nm  $200 \,^{\circ}\text{C}$  (L<sub>CALD1</sub> < L<sub>CSi2</sub>). For this coating, the delamination occurred well before the breakage point of the Si substrate in the scratch test and thus had significantly poorer adhesion than most of the coatings investigated in this work. Yet, it survived the Scotch tape test. However, the SC1+HF-cleaned  $Al_2O_3$  $(L_{CALD1} = L_{CSi2})$  coating only passed two tests out of three, which shows that Scotch-tape tests are not consistent. The RCA-cleaned Al2O3 (LCALD1 > LCSi2) coating survived the Scotch-tape test without problems, as expected.

#### **IV. DISCUSSION**

#### A. Comparison of adhesion testing for ALD films

The new critical load criteria were introduced for scratch adhesion testing; this is helpful in comparing a wide



Fig. 6. (Color online) Critical load values for  $TiO_2$  coatings with (a) the thickness of 100 nm deposited at 110 °C annealed at temperatures 300 and 450 °C, and (b) the thickness of 100 nm deposited at 300 °C and annealed at 450 and 900 °C.

selection of coating materials. Introduced critical load criteria provide an accurate mean to evaluate adhesion properties of thin coatings when compared to the generally used Scotch tape test, which provides the information whether the adhesion is very poor or less poor. This was confirmed in the experiments carried out; only coatings with drastic adhesion problems failed the Scotch tape test and some with poor adhesion managed to pass. The scratch adhesion load criteria, on the other hand, provide numerical data of the critical values as well as the knowledge whether the adhesion failure occurs before or after the substrate breakage point.

In order to make an accurate comparison of the adhesion properties between the different coatings, however, one needs to use the same test parameters. In literature, there are articles, such as Beake *et al.*,<sup>22</sup> Wang *et al.*,<sup>23</sup> and Homola *et al.*,<sup>37</sup> about scratch testing of ALD films. However, only Ding *et al.*<sup>20</sup> had evaluated the adhesion properties of the ALD films. Ding had used adhesion energy values to explain the adhesion properties of ALD coatings.

One can debate about the critical load values obtained after the silicon substrate breakage point ( $L_{CSi2}$ ). Certainly, the values obtained prior to the force of  $L_{CSi2}$ are more relevant to real-life applications, and thus, they are most relevant when comparing adhesion values. If the coating delamination did not occur prior to  $L_{CSi2}$ , one might be interested to check how close to  $L_{CSi2}$  the first



FIG. 7. (Color online) Critical load values for (a) TiN with nominal thickness values in the range of 20-100 nm deposited at  $350 \,^{\circ}\text{C}$ , and (b) TiN (100 nm thick) deposited in the range of  $300-410 \,^{\circ}\text{C}$ .

delamination occurred. Although the cracking of silicon substrate beneath the coating makes quite an impact on the critical load values obtained after the force of  $L_{CSi2}$ , the coatings with  $L_{CALD1}$  and  $L_{CALD2}$  occurring after  $L_{CSi2}$  have good adhesion. In the future, ALD coatings with good adhesion could, hopefully, be deposited on other substrates, e.g., steel or polymer, to further adjust the critical load values described in this paper.



Fig. 8. (Color online) Critical load values for TaCN+Ru coating with nominal thickness in the range of 20–100 nm series deposited at 300  $^\circ C.$ 

# <u>100 µm</u>

FIG. 9. (Color online) Sample TiO<sub>2</sub> with the nominal thickness of 100 nm and deposition temperature  $110 \,^{\circ}$ C with postannealing in 450  $^{\circ}$ C did not pass the tape test. The tested area is on the left side, and the untouched surface is on the right side of the image.

#### B. Adhesion and load carrying capacity

In most cases, the adhesion performance between the ALD coatings and the Si substrate was good. There were, however, some exceptions due to pretreatments and annealing processes. A visual critical load comparison was shown in Fig. 2. Most of the samples cleaned with the full RCA sequence prior to the deposition process delaminated after the breakage point of silicon substrate. On the other hand, the SC1+HF-cleaned Al<sub>2</sub>O<sub>3</sub> sample had poorer adhesion performance as the coating delaminated just before the substrate breakage point unlike a similar sample with RCA-clean, in which the coating delamination occurred with significantly higher load. The SC1+HF-cleaning was used by Ding *et al.*<sup>20</sup> in their study. Our result shows that the full RCA-cleaning allows better adhesion on the Si substrate than SC1+HF-cleaning.

Overall as deposited RCA-cleaned ALD  $Al_2O_3$  and  $TiO_2$  coatings have good adhesion performance on Si substrate as the coating delamination occurs only after the breakage point of silicon substrate. ALD  $Al_2O_3$  has slightly better adhesion properties compared to ALD  $TiO_2$  on silicon. For all the coatings deposited at lower temperatures, slightly better adhesion properties were measured. The annealing treatment caused the critical loads to drop for  $Al_2O_3$  and  $TiO_2$  coatings, even drastically in the case of  $TiO_2$  deposited at  $110 \,^\circ$ C. Adhesion energy values were not calculated in this study due to the Si substrate breakage before the coating delamination, thus having a great effect on the delamination values.

Other ALD materials, namely, TiN and TaCN+Ru, were also investigated in this work. The adhesion of the TiN coating on silicon was good. The TaCN+Ru coating had adequate adhesion properties with the 20 nm thick sample as adhesion failed at the same moment as the Si substrate broke beneath. With the thicker TaCN+Ru-coatings, however, the adhesion performance was poor as the critical load for continuous delamination,  $L_{CALD2}$ , occurred well before the continuous breakage point of the Si substrate,  $L_{CSi2}$ .

The results suggest that thick  $Al_2O_3$  coating helps the underlying substrate to tolerate higher contact load. This load carrying capacity increased as the coating got thicker.

#### JVST A - Vacuum, Surfaces, and Films

The difference in the critical load for the Si substrate breakage with and without one of these coatings with 300 nm was rather significant:  $L_{CSi2}$  for plain Si was around 700 mN, whereas for Al<sub>2</sub>O<sub>3</sub> coated Si, it was close to 1100 mN. This behavior is beneficial for some Si based systems to provide better endurance in the application combined with the adhesion benefit as well.

In the case of TiN and thin  $Al_2O_3$ , the load carrying capacity of the silicon substrate, however, decreased slightly due to deposition as the  $L_{CSi2}$  of the coated system is lower than that of uncoated Si. The reason for this is likely the high stresses occurring on the surface of the coating system due to deposition. Possibly for the same reason the adhesion of the TaCN+Ru coating shows poor results, especially with increasing thickness. The high stress may be the reason for the sudden adhesion failure occurring to the annealed TiO<sub>2</sub> coating deposited at 110 °C, causing spontaneous delamination. The change of temperature from 110 °C to over 300 °C causes the crystal structure of TiO<sub>2</sub> to change from amorphous to crystalline, and, thus, increases the stress in the coating during the annealing process.

#### **V. CONCLUSIONS**

The scratch test method is widely used for adhesion evaluation of thin films and coatings. The results presented here suggested that the Scotch tape test does not provide enough information about the adhesion performance between the coating and the substrate, especially for the more demanding applications. However, the critical loads described in the standard on scratch testing were not directly applicable for ALD films. In this study, the bases for critical load evaluation by scratch testing were established, and the critical loads suitable for the ALD coating adhesion evaluation were determined as  $L_{CSi1}$ ,  $L_{CSi2}$ ,  $L_{CALD1}$ , and  $L_{CALD2}$ , representing the failure points of the silicon substrate and the coating delamination points of the ALD coating. This approach was suggested for adhesion evaluation of the ALD layers on silicon.

The adhesion performance of the ALD Al<sub>2</sub>O<sub>3</sub>, TiO<sub>2</sub>, TiN, and TaCN+Ru coatings with thicknesses ranging between 20 and 600 nm and deposition temperature between 30 and 410 °C on silicon wafers was investigated. In addition, the impact of the annealing process after deposition on adhesion was evaluated. The test results carried out using the scratch test showed that the coating deposition and annealing temperature, the thickness of the coating, and the surface pretreatments of the Si wafer all had an impact on the adhesion performance of the ALD coatings on the silicon wafer. Coating delamination occurred shortly after the breakage point of silicon in most cases. The best adhesion performance was measured for Al<sub>2</sub>O<sub>3</sub> coatings on silicon. The adhesion between the ALD coatings and silicon substrate was generally good. The adhesion properties became slightly poorer after annealing the coatings at elevated temperatures. The coatings deposited on RCA-cleaned samples had better adhesion compared to the SC1+HF-cleaned sample. There was also improved load carrying capacity due to the coating thickness and deposition temperature, especially in the case of the ALD  $Al_2O_3$ . The results show that the scratch test is a useful and applicable tool for adhesion evaluation of the ALD deposited coatings, even done for the thin (20 nm) coatings.

#### ACKNOWLEDGMENTS

The authors are grateful for Tekes and private funding by ASM Microchemistry Oy, Beneq Oy, Murata Electronics Oy, Picosun Oy, Okmetic Oyj, and Oxford Instruments Analytical Oy through the MECHALD Project. Special thanks also to Saima Ali and Timo Sajavaara for their contribution concerning XRR and low temperature ALD  $Al_2O_3$  coating manufacturing, respectively. This work is linked to the Finnish Centers of Excellence in Atomic Layer Deposition (ref. 251220).

- <sup>1</sup>R. L. Puurunen, J. Appl. Phys. 97, 121301 (2005).
- <sup>2</sup>M. Ritala and M. Leskelä, *Handbook of Thin Film Materials*, edited by H. S. Nalwa (Academic, San Diego, CA, 2001), Vol. 1, pp. 103–159.
- <sup>3</sup>S. M. George, Chem. Rev. **110**, 111 (2009).
- <sup>4</sup>F. Buja, G. Fiorentino, J. Kokorian, and W. M. Spengen, Nanotechnology 26, 255701 (2015).
- <sup>5</sup>R. L. Puurunen, H. Kattelus, and T. Suntola, *Handbook of Silicon Based MEMs Materials and Technologies*, edited by V. Lindroos, M. Tilli, A. Lehto, and T. Motooka (Elsevier, Oxford, 2010), pp. 433–446.
- <sup>6</sup>F. Gao, S. Arpiainen, and R. L. Puurunen, J. Vac. Sci. Technol. A **33**, 010601 (2015).
- <sup>7</sup>T. M. Mayer, J. W. Elam, S. M. George, P. G. Kotula, and R. S. Goeke, Appl. Phys. Lett. **82**, 2883 (2003).
- <sup>8</sup>N. D. Hoivik, J. W. Elam, R. J. Linderman, V. M. Bright, S. M. George, and Y. C. Lee, Sens. Actuators A 103, 100 (2003).
- <sup>9</sup>C. F. Herrmann, F. W. DelRio, D. C. Miller, S. M. George, V. M. Bright, J. L. Ebel, R. E. Strawser, R. Cortez, and K. D. Leedy, Sens. Actuators A 135, 262 (2007).
- <sup>10</sup>T. W. Scharf, S. V. Prasad, T. M. Mayer, R. S. Goeke, and M. T. Dugger, J. Mater. Res. **19**, 3443 (2004).
- <sup>11</sup>J. Kyynäräinen et al., Sens. Lett. 5, 126 (2007).
- <sup>12</sup>R. L. Puurunen, J. Saarilahti, and H. Kattelus, ECS Trans. 11, 3 (2007).
- <sup>13</sup>M. Blomberg, H. Kattelus, and A. Miranto, Sens. Actuators A 162, 184 (2010).
- <sup>14</sup>A. Rissanen, U. Kantojärvi, M. Blomberg, J. Antila, and S. Eränen, Sens. Actuators A 182, 130 (2012).
- <sup>15</sup>R. L. Puurunen et al., Sens. Actuators A 188, 240 (2012).
- <sup>16</sup>B. D. Davidson, D. Seghete, S. M. George, and V. M. Bright, Sens. Actuators A 166, 269 (2011).
- <sup>17</sup>S. T. Gonczy and N. Randall, Int. J. Appl. Ceram. Technol. 2, 422 (2005).
- <sup>18</sup>K. L. Mittal, Electrocomponent Sci. Technol. **3**, 21 (1976).
- <sup>19</sup>J. Meneve *et al.*, *Adhesion Measurement of Films and Coatings*, edited by K. L. Mittal (VSP BV, The Netherlands, 2001), Vol. 2, pp. 79–106.
- <sup>20</sup>J. N. Ding, X. F. Wang, N. Y. Yuan, C. L. Li, Y. Y. Zhu, and B. Kan, Surf. Coat. Technol. **205**, 2846 (2011).
- <sup>21</sup>O. M. E. Ylivaara et al., Thin Solid Films 552, 124 (2014).
- <sup>22</sup>B. D. Beake, M. I. Davies, T. W. Liskiewicz, V. M. Vishnyakov, and S. R. Goodes, Wear **301**, 575 (2013).
- <sup>23</sup>W. K. Wang, H. C. Wen, C. H. Cheng, W. C. Chou, W. H. Yau, C. H. Hung, and C. P. Chou, J. Phys. Chem. Solids **75**, 334 (2014).
- <sup>24</sup>S. J. Bull, Tribol. Int. **30**, 491 (1997).
- <sup>25</sup>Y. Xie and H. M. Hawthorne, Surf. Coat. Technol. 155, 121 (2002).
- <sup>26</sup>S. J. Bull and E. G. Berasetegui, Tribol. Int. **39**, 99 (2006).
- <sup>27</sup>W. Kern, Handbook of Semiconductor Wafer Cleaning Technology -Science, Technology, and Applications, edited by W. Kern (William Andrew/Noyes, Westwood, NJ, 1993), pp. 1–67.
- <sup>28</sup>B. Vermang, H. Goverde, A. Uruena, A. Lorenz, E. Cornagliotti, A. Rothschild, J. John, J. Poortmans, and R. Mertens, Sol. Energy Mater Sol. Cells **101**, 204 (2012).
- <sup>29</sup>R. L. Puurunen, J. Kiihamäki, and H. Kattelus, "Controlling the solubility of ALD aluminium oxide in deionised water," Poster presented at the AVS ALD 2005 Conference (2005).
- <sup>30</sup>K. N. Stoev and K. Sakurai, Spectrochim. Acta B 54, 41 (1999).

#### 01A124-11 Kilpi et al.: Microscratch testing method for systematic evaluation

- <sup>31</sup>S. Sintonen, A. Saima, O. M. E. Ylivaara, R. L. Puurunen, and H. Lipsanen, J. Vac. Sci. Technol. A **32**, 01A111 (2014).
- <sup>32</sup>L. G. Parratt, Phys. Rev. **95**, 359 (1954).
- <sup>33</sup>C1624-05, Standard Test Method for Adhesion Strength and Mechanical Failure Modes of Ceramic Coatings by Quantitative Single Point Scratch Testing (West Conshohocken, PA, 2015), p. 28.
- <sup>34</sup>G. M. Pharr, W. C. Oliver, and D. S. Harding, J. Mater. Res. 6, 1129 (1991).
- <sup>35</sup>V. Domnich and Y. Gogotsi, Rev. Adv. Mater. Sci. 3, 1 (2002).
- <sup>36</sup>R. L. Puurunen, T. Sajavaara, E. Santala, V. Miikkulainen, T. Saukkonen, M. Laitinen, and M. Leskelä, J. Nanosci. Nanotechnol. 11, 8101 (2011).
- <sup>37</sup>T. Homola, V. Buršíková, T. V. Ivanova, P. Souček, P. S. Maydannik, D. C. Cameron, and J. M. Lackner, "Mechanical properties of atomic layer deposited Al<sub>2</sub>O<sub>3</sub>/ZnO nanolaminates," Surf. Coat. Technol. (in press).