# Millimeter-Wave Voltage-Controlled Oscillators in 0.13-μm CMOS Technology Changhua Cao, Student Member, IEEE, and Kenneth K. O, Senior Member, IEEE Abstract—This paper describes the design of CMOS millimeterwave voltage controlled oscillators. Varactor, transistor, and inductor designs are optimized to reduce the parasitic capacitances. An investigation of tradeoff between quality factor and tuning range for MOS varactors at 24 GHz has shown that the polysilicon gate lengths between 0.18 and 0.24 $\mu$ m result both good quality factor (>12) and $C_{ m max}/C_{ m min}$ ratio (~3) in the 0.13- $\mu$ m CMOS process used for the study. The components were utilized to realize a VCO operating around 60 GHz with a tuning range of 5.8 GHz. A 99-GHz VCO with a tuning range of 2.5 GHz, phase noise of -102.7 dBc/Hz at 10-MHz offset and power consumption of 7-15 mW from a 1.5-V supply and a 105-GHz VCO are also demonstrated. This is the CMOS circuit with the highest fundamental operating frequency. The lumped element approach can be used even for VCOs operating near 100-GHz and it results a smaller circuit area. Index Terms—CMOS, lumped model, millimeter wave, MOS varactor, quality factor, transmission line, voltage-controlled oscillator (VCO). #### I. INTRODUCTION TITH THE RAPID advance of high-frequency capability for SiGe BiCMOS and CMOS technology, it is becoming possible to make circuits operating in millimeter-wave frequencies using silicon technology [1]–[16]. Monolithic microwave integrated circuits (MMICs) could be used to help satisfy the ever-increasing demand for bandwidth communication (broadband WLAN at 59–64 GHz ISM band) as well as the emerging needs for RF sensor systems such as automatic cruise control at 76–77 GHz and imagers at 94 GHz. The use of silicon technology will lead to lower cost and a higher integration level, and should turn the presently modest volume applications mentioned above, as well as others, into mainstream high-volume consumer applications. Over the past five years, the maximum operating frequency of voltage-controlled oscillators (VCOs) fabricated in silicon technology has almost quadrupled from 25.9 to 117.2 GHz [1]–[6], [9]–[13], [15]. Push-push VCOs using the second harmonic operating at 63–131 GHz [8], [14], [16] have also been demonstrated in silicon technology. However, among these, the bulk CMOS fundamental VCOs operating around or above 50 GHz usually show poor phase noise, limited frequency range, or large Manuscript received September 29, 2005; revised January 18, 2006. This work was supported by the Defense Advanced Research Projects Agency (DARPA) under Grant N66001-03-1-8911. The authors are with the Silicon Microwave Integrated Circuits and Systems Research Group, Department of Electrical and Computer Engineering, University of Florida, Gainesville, FL 32611 USA (e-mail: cao@tec.ufl.edu). Digital Object Identifier 10.1109/JSSC.2006.874321 power consumption. In this paper, the design tradeoffs and optimization techniques for high-frequency LC-resonator VCOs are described. These techniques are utilized to realize a lower phase noise or a wider tuning VCO operating around 60 GHz in the UMC $0.13-\mu m$ 1P8M CMOS technology. The low phase noise VCO achieves -109 to -102 dBc/Hz at 10-MHz offset over the tuning range of 3.8 GHz, while the other one achieves a wider tuning range of 5.8 GHz, but the phase noise varies between -108 and -99 dBc/Hz at the same frequency offset over the operating frequency range. Both VCOs consume 6.5 mA from a 1.5-V supply excluding that for output buffers. In addition, a 99-GHz VCO with a tuning range of 2.5 GHz, phase noise of -102.7 dBc/Hz at 10-MHz offset, and power consumption of 7–15 mW (not including buffers) from 1.5-V supply voltage, as well as a 105-GHz VCO with a tuning range of 200 MHz, phase noise of -97.5 dBc/Hz at 10-MHz offset, and power consumption of 7.2 mW (not including buffers) were demonstrated. This paper also shows that even at 100 GHz, the lumped element approach can be used to implement VCOs. Also, the circuit sizes can be reduced using the lumped elements instead of those based on transmission lines. Section II describes the VCO circuit used in this work. This is followed by a discussion of the design of low parasitic varactor and inductor in Section III. Section IV proposes a low parasitic cross-coupled transistors layout. The experiment results are discussed in Section V. Conclusions and summary are presented in Section VI. ## II. CIRCUIT ARCHITECTURE The VCO employs the nMOS cross-coupled topology similar to [17] and is shown in Fig. 1. The resonator consists of a single-loop circular inductor and an accumulation mode MOS capacitor. The bias current is injected in the middle of the inductor by a pMOS transistor, M7. This enables the modulation of the $V_{\rm drain}$ node by changing the $V_{\rm bias}$ voltage [18]. As will be discussed, unlike other VCOs using the topology depicted in Fig. 1, this is the main mechanism used to tune the VCO frequency around 100 GHz. The use of pMOS current source allows utilization of the full range of the varactor without requiring tuning voltages above $V_{\rm dd}$ or below zero (Section III). In addition, the buffer for driving the 50- $\Omega$ load utilizes two tapered stages to lower the capacitance added to the LC tanks. A key to achieving oscillation in an LC oscillator is providing sufficient negative resistance to cancel the losses in the resonant LC tank. This is particularly difficult at high frequencies, because the core transistors cannot be large due to the capacitances they add to the tank. To accommodate core transistors with a sufficient width, the parasitic capacitances connected to | maintaining the data needed, and c<br>including suggestions for reducing | lection of information is estimated to<br>completing and reviewing the collect<br>this burden, to Washington Headquuld be aware that notwithstanding and<br>DMB control number. | ion of information. Send comment<br>arters Services, Directorate for Info | s regarding this burden estimate<br>ormation Operations and Reports | or any other aspect of the s, 1215 Jefferson Davis | nis collection of information,<br>Highway, Suite 1204, Arlington | | | | |--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------|--|--|--| | 1. REPORT DATE JUN 2006 | 2 DEPORT TYPE | | | | 3. DATES COVERED <b>00-00-2006 to 00-00-2006</b> | | | | | 4. TITLE AND SUBTITLE | | | 5a. CONTRACT NUMBER | | | | | | | | Voltage-Controlled ( | Oscillators in 0.13-ı | ım CMOS | 5b. GRANT NUM | MBER | | | | | Technology | | | 5c. PROGRAM ELEMENT NUMBER | | | | | | | 6. AUTHOR(S) | | | 5d. PROJECT NUMBER | | | | | | | | | | | 5e. TASK NUMBER | | | | | | | | | | 5f. WORK UNIT NUMBER | | | | | | University of Florid<br>Engineering, Silicon | ZATION NAME(S) AND AI<br>da,Department of E<br>n Microwave Integr<br>ainesville,FL,32611 | lectrical and Comp | | 8. PERFORMING<br>REPORT NUMB | G ORGANIZATION<br>ER | | | | | 9. SPONSORING/MONITORING AGENCY NAME(S) AND ADDRESS(ES) | | | | 10. SPONSOR/MONITOR'S ACRONYM(S) | | | | | | | | | | 11. SPONSOR/M<br>NUMBER(S) | ONITOR'S REPORT | | | | | 12. DISTRIBUTION/AVAIL Approved for publ | LABILITY STATEMENT ic release; distribut | ion unlimited | | | | | | | | 13. SUPPLEMENTARY NO | OTES | | | | | | | | | 14. ABSTRACT | | | | | | | | | | 15. SUBJECT TERMS | | | | | | | | | | 16. SECURITY CLASSIFICATION OF: | | | 17. LIMITATION OF | 18. NUMBER | 19a. NAME OF | | | | | a. REPORT<br>unclassified | b. ABSTRACT <b>unclassified</b> | c. THIS PAGE<br>unclassified | ABSTRACT | OF PAGES 8 | RESPONSIBLE PERSON | | | | **Report Documentation Page** Form Approved OMB No. 0704-0188 Fig. 1. Schematic of VCOs used in this study. the tank must be minimized. At a given operating frequency, the reduced parasitic capacitances also allow inclusion of larger varactors for a wider tuning range. The transistor size limitation can also be alleviated by increasing the quality factor (Q) of tank to lower the loss. Therefore, low parasitic and high-Q resonator network, as well as low parasitic and high gain transistor design is needed to increase the maximum VCO operating frequency. #### III. VARACTOR AND INDUCTOR DESIGN ## A. MOS Varactor Design Usually, at frequencies lower than 10 GHz, the Q of LC resonators is limited by the inductor. This is no longer the case at millimeter-wave frequencies. Because the Q of capacitors $(Q_C \sim 1/\omega R_s C)$ decreases with frequency, while that of inductors $(Q_L \sim \omega L_s/R_s)$ increases with frequency, the tank Q is limited by the Q's of capacitors at millimeter-wave frequencies and the optimized layout and accurate model for the MOS capacitor/varactor becomes more critical. Fig. 2 shows the top-view, cross section of a MOS varactor and a simplified series $L_s - R_s - C$ model [19]. More dedicated varactor models, including n-well to substrate capacitance, substrate loss, and other effects, are discussed in [20] and [21]. The top and bottom plates are formed by silicided n<sup>+</sup> polysilicon and n-well, which are separated by a gate-oxide layer. The thickness of the gate oxide is only about 3 nm, which leads to a high capacitance density of 11 fF/ $\mu$ m<sup>2</sup> in the accumulation region. The poly gate is connected at two ends to reduce the resistance. To increase the tuning range, the parasitic capacitance must be minimized. This is especially important in advanced CMOS technologies, where the minimum metal-tometal and contact-to-polysilicon spacing can be around 0.1 $\mu$ m and the parasitic capacitance can be large [Fig. 2(a)]. To decrease the parasitic capacitance, the metal contacts for the n-well are placed 0.4 $\mu$ m from the polysilicon gate. Since the n-well is usually AC-grounded, the increased n-well to substrate junction capacitance can be tolerated. The metal interconnection of the n-well is formed by only metal1 and metal2 layers, and the gates of each finger are connected together using the metal7 and metal8 layers. For comparison, a varactor structure using the minimum spacing and minimum poly gate length was fabricated. The metal connection for the n-well was formed by Fig. 2. (a) Top view, (b) cross section, and (c) equivalent circuit of MOS varactor. stacking metal1 through metal6. The measured capacitance is about 4 times that expected for the gate-oxide capacitance. The parasitic capacitance mainly due to the poly and metal interconnects is estimated to be about 3 times the gate-oxide capacitance. As described in [19], if only the capacitance from gate oxide and resistance from poly gate and channel are considered, the ${\cal Q}$ of this simplified model is $$Q \cong \frac{1}{\omega R_s C} = \frac{12}{\omega C_{\text{ox}} (R_{\square,\text{nw}} L^2 + R_{\square,\text{poly}} W^2)}$$ (1) where W and L are the width and length of each finger, $R_{\square,\mathrm{nw}}$ and $R_{\square,\mathrm{poly}}$ are the sheet resistances of the n-well and poly gate, respectively, $\omega$ is the frequency, and $C_{\mathrm{ox}}$ is the gate-oxide capacitance per area. The factor of 12 in the numerator accounts for reduced series resistance from the double-sided n-well and poly gate contacts. To increase Q, smaller W and L should be used. However, the penalty is larger parasitic capacitance due to more metal interconnects and larger total metal width, which decreases the tuning range. Since $R_{\square,\mathrm{nw}}$ is more than 50 times $R_{\square,\mathrm{poly}}$ , L should be made smaller, while the W of a finger can be made larger to reduce the parasitic capacitances. With the continuing scaling in CMOS technology, the Q of varactors should increase with smaller gate lengths and lower n-well sheet resistance. However, this increase will be tempered by the increases of $C_{\mathrm{ox}}$ as well as the contact and via resistances. To experimentally examine these tradeoffs in varactors designed for operation above 20 GHz, structures with varying gate lengths were fabricated in the UMC process. The average capacitances of structures are kept approximately the same. The effects of pads are de-embedded using the open structure form by disconnecting the gate connection from the pad as discussed in [19]. One-port S-parameters of the test and open structures were measured using an HP8510C 26.5-GHz network analyzer. Using the simplified model in Fig. 2(b), the Q is calculated from |Im(Y)/Re(Y)| and the equivalent capacitance is calculated from $-1/(\omega \bullet \text{Im}(Z))$ . Fig. 3(a) shows the C-V and Q-V curves measured at 24 GHz for three varactors with different Fig. 3. (a) C–V and Q-V characteristics of the MOS varactors with different dimensions. (b) Minimum varactor Q and $C_{\rm max}/C_{\rm min}$ ratio as a function of gate length measured at 24 GHz. dimensions. The minimum gate length of 0.12 $\mu$ m is used for structure (a), thus, it gives nearly the highest Q available. A minimum Q of 24 is achieved at 24 GHz, which is close to the Q reported in [1]. When extrapolated using $Q = 1/(\omega R_s C)$ , Q is about 9 and 6 at 60 and 100 GHz, respectively. In reality, the series resistance increases with frequency due to the skin effect, so the Q's at 60 and 100 GHz will be lower. For this minimum gate varactor, the tuning range is limited ( $C_{\text{max}}/C_{\text{min}} = 1.75$ ), though larger than 1.2 in [1]. In structure (c) with a gate length of 1 $\mu$ m, the tuning range $(C_{\text{max}}/C_{\text{min}})$ is $\sim$ 7. As expected, the penalty is lower Q of $\sim 2.5$ in the accumulation region. A medium gate length of 0.24 $\mu$ m is used in structure (b), which has moderate Q at 24 GHz of 12.5 and an acceptable $C_{\rm max}/C_{\rm min}$ ratio of 3.5. Fig. 3(b) shows the measured minimum Q and $C_{\rm max}/C_{\rm min}$ ratio of varactors with varying gate lengths. The minimum Q decreases with an increase in the gate length, while the tuning ratio increases. Depending on the operating frequency, phase noise, power consumption and tuning range requirements for the VCO, a suitable varactor structure can be chosen using a plot like this. For the $0.13-\mu m$ CMOS process, the gate lengths between 0.18 to 0.24 $\mu$ m result in good tuning and Q. Fig. 4. Inductor layout. Fig. 5. Cross-coupled transistor layout. The varactor shows the best tuning around zero gate bias. For the VCO in Fig. 1, the top plate (gate) voltage of varactor is set to $\sim V_{\rm DD}/2$ by using the pMOS current source on the top. When the bias voltage on the bottom plate of varactor is varied between 0 and $V_{\rm DD}$ , the voltage across the varactor varies from $-V_{\rm DD}/2$ to $V_{\rm DD}/2$ . This enables utilization of essentially the full range of varactor capacitance without the need for tuning voltages below zero or above $V_{\rm DD}$ . Fig. 3(a) also shows that the $C\!-\!V$ curve is not monotonic due to the poly depletion when the gate bias is higher than 1 V. This may lead to a locking problem in the phase-locked loop [1]. Since $V_{\rm DD}$ is usually 1.2–1.5 V for the circuits built using this process, limiting the gate to bulk voltage from $-V_{\rm DD}/2$ to $V_{\rm DD}/2$ helps to avoid the bias range affected by the poly depletion effect. ## B. Inductor Design Fig. 4 shows the layout of the differential circular inductor used in the 105-GHz VCO. To reduce the capacitance to the substrate, only the top metal8 layer is used. The metal8 layer is 0.8 $\mu m$ thick and $\sim 5~\mu m$ above the silicon substrate. The metal width is 3.6 $\mu m$ . Since the skin depth of copper at 105 GHz is $\sim 0.2~\mu m$ , the metal width of inductor can be narrowed to $\sim 6\times0.2=\sim1.2~\mu m$ . The patterned ground shield is formed using the polysilicon layer and each finger is perpendicular to Fig. 6. Equivalent capacitor model. the metal trace. The spacing between polysilicon shield is set to $\sim 4~\mu m$ to reduce the parasitic capacitance without degrading the quality factor [22]. A lumped inductor model [23], [24], including a series resistor, shunt capacitors, and substrate loss, is used for the design. The model parameters are extracted using Agilent Momentum, a 2.5-D EM field simulator. The simulations show the inductance of loop with a diameter of 57 $\mu m$ is $\sim 90~\rm pH$ and $Q_{\rm bw}$ [25] is $\sim 50~\rm at$ 105 GHz. For the 59-GHz VCO, the inductor diameter is 89.6 $\mu m$ and the trace width is 4.8 $\mu m$ . The inductance is $\sim 200~\rm pH$ and $Q_{\rm bw}$ is $\sim 35~\rm at$ 60 GHz. Finally, the interconnections carrying signals at the millimeter-wave frequencies have also been modeled using the lumped inductor model. # IV. TRANSISTOR DESIGN As mentioned, to increase the oscillation frequency, the parasitic capacitance connected to the tank must be minimized. For the VCOs operating near 60–100 GHz, the capacitance of transistors in the $0.13-\mu m$ technology can be comparable to or larger than that from the varactors. Therefore, the parasitic capacitance of the transistor must also be minimized. Fig. 5 shows the top view of cross-coupled transistors, which is similar to that used in [26]. It consists of a top part (M1) and a bottom part (M2) that are directly cross connected from the drain to gate. This makes the metal interconnection between the two transistors shorter, which lowers the loss and parasitic capacitance of the interconnection. The drains of the fingers are connected together by metal6 lines. The finger width of transistors needs to be kept small to lower the gate resistance. This, however, increases gate-to-body/substrate capacitance. Because of these two competing effects, there should be an optimal finger width [26]. The final finger width of 0.64 $\mu$ m is chosen. From the measured results in [7], $f_{\text{max}}$ is expected to be $\sim$ 120 GHz. As was done for the varactor, the metal spacing is intentionally increased. The spacing of source contact to gate is made 0.20 $\mu$ m, so that the parasitic gate and drain-to-source capacitances are reduced at the expense of slightly larger source series resistance. The increased source-to-body capacitance has negligible impact on VCO operation since the source nodes are virtual grounds. The drain is usually made as small as allowed by design rules to reduce $C_{\rm db}$ . However, in the VCO, the gate-to-drain capacitors ( $C_{\rm gd}$ ) of two core transistors are connected to the anti-phase nodes. As shown in Fig. 6, due to the Miller effect, the gate-to-drain overlap capacitance contribution to the tank is $2(C_{\rm gd1}+C_{\rm gd2})$ . Thus, the effective transistor capacitance at the drain node is actually $C_{\rm db}+4C_{\rm gd}$ . Increasing the spacing between drain contact and gate decreases $C_{\rm gd}$ and increases $C_{\rm db}$ . Simulations show that the drain contact to gate spacing of $\sim 0.16~\mu{\rm m}$ minimizes the effective capacitance added to the tanks. As mentioned before, the capacitance of transistors can be comparable or larger than that from the varactor. Because of this, the Q of the LC-tank strongly depends on the transistor. For the 100-GHz VCOs, since the capacitance of the transistor is much larger than that of the varactor, the transistor capacitance is expected to determine the Q of the LC-tank. #### V. EXPERIMENT RESULTS Fig. 7 shows the chip micrograph of the 59-GHz and 105-GHz VCOs. Each VCO occupies $500 \times 480~\mu\text{m}^2$ including bond pads. The VCOs were measured on-wafer with an Agilent E4448A 50-GHz spectrum analyzer and either an Agilent 11970U 40–60 GHz or 11970 W 75–110 GHz harmonic mixer. The harmonic mixer down-converts the output to $\sim$ 320 MHz [27]. A 75–120 GHz wave-guide probe is used to measure the VCOs operating near 100 GHz. ## A. 59-GHz VCOs With Wide Tuning Range The 60-GHz WLAN band spans the frequencies between 59 and 64 GHz. The VCO for this application must have a tuning range greater than 5 GHz. However, the recently published CMOS VCOs operating near 40-60 GHz have tuning ranges significantly less than 5 GHz [2], [3], [11], except those fabricated using SOI processes [4], [9] due to lower parasitic capacitances in the SOI processes. A wider tuning range in bulk CMOS is also possible when the parasitic capacitances from the varactor, transistor, and inductor are minimized as discussed in Sections III and IV. The varactor value should be maximized and varactors with a larger tuning ratio should be used. This, however, can degrade phase noise because of an increase of VCO gain and a decrease of varactor Q. To evaluate this tradeoff for VCOs operating in the millimeter-wave frequency range, two VCOs with different varactor structures are fabricated. In the first VCO, varactors with twenty $0.12 \,\mu\mathrm{m}\,(L) \times 0.64 \,\mu\mathrm{m}\,(W)$ fingers are used. In the second one, Fig. 7. Micrograph of (a) the 59-GHz VCO and (b) 105-GHz VCO. varactors with ten $0.24~\mu m~(L) \times 1~\mu m~(W)$ fingers are used. The two varactor structures have nearly the same capacitance value in the accumulation region. The core transistor width is chosen to be $14.72~\mu m$ . It is more than twice the minimum size required to sustain oscillation in simulation. When the varactors are biased in the depletion region $(V_{\text{tune}} = 1.5 \text{ V})$ , both VCOs start to oscillate with about 3.5-mA current from a 0.9-V supply. To achieve good phase noise performance and output power greater than $-10 \, \mathrm{dBm}$ , the measurements are made at 6.5-mA bias current and 1.5-V $V_{\rm DD}$ . The output buffer consumes about 10 mA from a 0.8-V supply. Fig. 8 shows the measured carrier frequency and phase noise at 10-MHz offset versus the tuning voltage for these two VCOs. The phase noise peaks around 0.5~1.0-V tuning voltage due to larger VCO gain resulting from a higher rate of change of varactor capacitance. For the VCO using 0.12- $\mu$ m gate-length varactors, the tuning range is 3.8 GHz, while for the second VCO using the varactors with 0.24- $\mu$ m gate length, the tuning range is 5.8 GHz. This difference is due to the larger tuning from the varactors with a longer channel length. When the varactors are biased in the depletion region ( $V_{\text{tune}} = 1.5 \text{ V}$ ), the two VCOs show similar phase noise of -89 dBc/Hz (not Fig. 8. Frequency tuning range and phase noise versus tuning voltage of two VCOs with different varactor gate lengths. shown) and -108 dBc/Hz at 1-MHz and 10-MHz offset from carrier, respectively. This is because Q-factors of both varactors are similar in the depletion region. When the varactors are biased in the accumulation region ( $V_{\rm tune}=0$ V), the VCO using the shorter gates shows $\sim 1$ dB better phase noise and when the varactors are biased in the transition region, the VCO using the shorter gates shows 2–3 dB better phase noise. The differences are attributed to the 50% lower Q of the longer channel varactor as well as the larger VCO gain in the transition region resulting from the larger tuning range. # B. VCOs Near 100 GHz Since the $f_{\rm max}$ of nMOS transistors in the 0.13- $\mu$ m CMOS process is higher than 100 GHz, so it should be possible to implement a VCO operating near 100 GHz. By applying the low-parasitic low-loss design approaches discussed in Sections III and IV, VCOs operating between 90–105 GHz were implemented. To explore the frequency limit of this process, varying transistor sizes from 12.16 to 8.32 $\mu$ m are used to vary the center frequencies of VCOs. The varactor and inductor values are fixed. For the varactors, the minimum gate length is not used. Instead, one 0.24 $\mu$ m $\times$ 0.9 $\mu$ m finger with a larger tuning ratio is used. The inductor is already described in Section III. For the cross-coupled transistors, the finger width is 0.64 $\mu$ m, while the Fig. 9. Measured output spectrum and phase noise of the 99-GHz VCO. number of fingers is changed from 19 to 13. The maximum measured oscillation frequency for VCOs with the core transistor width of 12.16, 10.88, 9.6, and 8.32 $\mu$ m is 93.5, 96, 99.2, and 105.3 GHz, respectively. Transmission lines have been used for matching and tuning in the circuits operating at frequencies from 60 to 100 GHz [5]–[7]. However, a quarter-wavelength of typical dielectric layers used in silicon process technologies is still about 600 and 375 $\mu$ m at 60 and 100 GHz, respectively. Because of this, the lengths of transmission lines used to implement inductors for the 100-GHz VCO in [5] are more than 300 $\mu$ m. The dimensions of the components in the 105 GHz VCO are less than 90 $\mu$ m or $\sim$ 6% of a wavelength. This makes the lumped element analysis still applicable for these components even at 105 GHz. Furthermore, it should be possible to reduce the size and loss using lumped elements even at 100 GHz. The lumped model of varactor was extracted from the measurements at 24 GHz and the inductor model was constructed using Agilent Momentum. The simulated carrier frequencies and tuning range are within 5% of the measurements. The 99-GHz VCO using 9.6- $\mu$ m-wide cross-coupled transistors starts to oscillate at the bias current and supply voltage Fig. 10. Frequency tuning, current consumption and output power of the 99-GHz VCO at $V_{\rm DD}=1.5~\rm V.$ Fig. 11. Output spectrum of the 105 GHz VCO. of 3.4 mA and 1.0 V. Once again, for more stable oscillation and larger output power, the measurements are made at higher bias current of 6 mA and $V_{\rm DD}$ of 1.5 V. An amplifier with 20-dB gain and 4.5-dB noise figure is added between the mixer output and spectrum analyzer to reduce the impact of background noise from the analyzer. The measured output spectrum is shown in Fig. 9(a). The external amplifier gain, $\sim$ 40-dB conversion loss of mixer and $\sim$ 3-dB loss from probe and cable were de-embedded. The measured phase noise is about -103 dBc/Hz at 10-MHz offset from the carrier. Since the transistor capacitance is the dominant contributor to the LC-tank capacitance and the transistor capacitance depends on the bias conditions, the transistor capacitance can be tuned to increase the tuning range. In fact, several authors have suggested changing supply voltage to increase the tuning range of VCOs [3], [5]. However, varying supply voltage is not practical. A simpler way to vary the DC bias of transistors is to change the gate bias of the tail transistor (M7 in Fig. 1) [18]. By limiting the current range, it is possible to limit the variations of output power and phase noise over the tuning range. In this implementation, the $V_{\rm bias}$ is used for fine tuning and the | TABLE I | |-----------------------------------------------------------| | COMPARISON WITH RECENTLY PUBLISHED HIGH-FREQUENCY VCOs IN | | SILICON TECHNOLOGIES | | Ref | Frequency<br>(GHz) | Phase Noise<br>(dBc/Hz) | V <sub>dd</sub><br>(V) | P <sub>dc</sub> (mW) | Tuning<br>(GHz) | Technology | | |--------------|--------------------|-------------------------|------------------------|----------------------|--------------------|---------------------|--| | This<br>work | 59 | -89@1MHz | 1.5 | 9.8 | 5.8 | 0.13-μm CMOS | | | | 98.5 | -102.7@10MHz | 1.5 | 7–15 | 2.5 <sup>a</sup> | | | | | 105.2 | -97.5@10MHz | 1.2 | 7.2 | 0.2 | | | | [2] | 50 | -100@1MHz | 1.3 | 13 | 1.0 | 0.25-μm CMOS | | | [3] | 51 | -85@1MHz | 1.0 | 1 | 1.0 <sup>a,b</sup> | 0.12-μm CMOS | | | [4] | 40.7 | -89@1MHz | 1.8 | 11.3 | 6.0 | 0.13-μm SOI<br>CMOS | | | [5] | 103.9 | <-94@10MHz | 1.5 | 180 | N/A | 90-nm CMOS | | | [9] | 60.6 | -90@1MHz | 1.5 | 21 | 8.3 <sup>b</sup> | 90-nm SOI<br>CMOS | | | [10] | 85.8 | -97.5@1MHz | 3 | 25.8 | 2.3 | 0.12-μm SiGe | | | [11] | 43 | -91@1MHz | 1.0 | 7 | 1.7 | 0.13-μm CMOS | | | [12] | 80.6 | -97@1MHz | N/A | 1200 <sup>c</sup> | 6.7 | 0.35-μm SiGe | | | | 100.2 | -90@1MHz | N/A | N/A | 6.2 | | | | [13] | 117.2 | N/A | 2.5 | 25-70 | 3.7 <sup>a</sup> | - 0.25-μm SiGe | | | | 114.5 | N/A | 2.5 | N/A | 8.7 | | | <sup>&</sup>lt;sup>a</sup>The bias conditions of the transistors are changed to increase tuning range. varactors are used for coarse tuning. Since the varactors are biased in either strong accumulation or depletion, where the VCO gain due to the varactors is smaller, this helps to keep the phase noise low. Fig. 10 shows the tuning characteristics of VCO. By varying $V_{\rm bias}$ from 0 to 0.59 V when $V_{\rm tune}$ is 1.5 V, the bias current can be changed from 4.5 to 10 mA and the VCO can be tuned between 97.8 and 99.2 GHz. By biasing the MOS varactor in the accumulation region ( $V_{\text{tune}} = 0 \text{ V}$ ), the output frequency can be varied between 96.7 to 98 GHz. Over the tuning range, the phase noise at 10-MHz offset varies from -99.5 to -102.7 dBc/Hz and output power varies from -22to -18 dBm. The total tuning range is 2.5 GHz or $\sim$ 2.5%. The best phase noise is measured at 6-mA bias current instead of the largest current. If larger output power level variations and higher phase noise can be tolerated, the tuning range can be increased to $\sim$ 3 GHz. By reducing the core transistor width to 8.32 $\mu$ m, a VCO operating from 105.1 to 105.3 GHz is demonstrated. The VCO consumes 6 mA from a 1.2-V supply. Fig. 11 shows the measured output spectrum. The VCO achieves phase noise of -97.5 dBc/Hz at 10-MHz offset. This is the highest fundamental frequency CMOS circuit reported to date. The tuning range is only 200 MHz. The circuit stops oscillation when the varactors are biased in the accumulation region or the bias current is reduced below 5 mA. This also suggests the oscillation frequency of 105 GHz is very close to the limit of $0.13-\mu m$ CMOS process. By using these VCOs in a push-push configuration [8], [14], [16], it should be possible to generate a signal at ~200 GHz. Furthermore, if more scaled transistors are used, then it should be possible to generate signals with frequencies in the sub-millimeter wave frequency or even THz using bulk CMOS. #### VI. CONCLUSION Millimeter-wave VCOs operating near 60 and 100 GHz are presented. Reducing the metal parasitic capacitances of varactors, inductor and transistors is the key for achieving the wide tuning range ( $\sim$ 6 GHz) at 60 GHz and operation near 100 GHz using a bulk CMOS process. Table I compares the characteristics of recently published millimeter-wave fundamental VCOs implemented using silicon technologies. The 59-GHz VCO has almost comparable phase noise and tuning range as that implemented in a 90-nm SOI CMOS process [9]. This work also shows that with optimized design, a much higher VCO operating frequency can be attained. As a matter of fact, the 105-GHz VCO has higher operating frequencies than the ones fabricated in a 90-nm technology [5]. This work has also shown that even at 100 GHz, lumped elements which should occupy a smaller area than the components based on transmission lines can be used. This should also reduce the simulation complexity. #### ACKNOWLEDGMENT The authors acknowledge UMC Inc. and Bitwave Semiconductor Inc. for chip fabrication. The authors also thank Agilent Technologies and Dr. Brian A. Floyd of IBM T. J. Watson Center for help with the measurements. ## REFERENCES - C.-M. Hung, L. Shi, I. Laguado, and K. K. O, "A 25.9-GHz voltagecontrolled oscillator fabricated in a CMOS process," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2000, pp. 100–101. - [2] H. Wang, "A 50 GHz VCO in 0.25 μm CMOS," in IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 2001, pp. 372–373. - [3] M. Tiebout, "A 51 GHz VCO in 0.13 μm CMOS," in IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 2002, pp. 372–373. - [4] N. Fong, J.-O. Plouchart, N. Zamdmer, D. Liu, L. Wagner, C. Plett, and G. Tarr, "A 40 GHz VCO with 9 to 15% tuning range in 0.13 μm SOI CMOS," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2002, pp. 186–189. - [5] L. M. Franca-Neto, R. E. Bishop, and B. A. Bloechel, "64 GHz and 100 GHz VCOs in 90 nm CMOS using optimum pumping method," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2004, pp. 444–445. - [6] S. Reynolds, B. Floyd, U. Pfeiffer, and T. Zwick, "60 GHz transceiver circuits in SiGe bipolar technology," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2004, pp. 442–443. - [7] C. H. Doan, S. Emami, A. M. Niknejad, and R. W. Brodersen, "Design of CMOS for 60 GHz applications," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2004, pp. 440–441. - [8] R. C. Liu, H.-Y. Chang, C.-H. Wang, and H. Wang, "A 63 GHz VCO using a standard 0.25 μm CMOS process," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2004, pp. 446–447. - [9] F. Ellinger, T. Morf, G. Buren, C. Kromer, G. Sialm, L. Rodoni, M. Schmatz, and H. Jackel, "60 GHz VCO with wideband tuning range fabricated on VLSI SOI CMOS technology," in *IEEE Int. Microwave Symp. Dig. Papers*, Jun. 2004, pp. 1329–1332. - [10] B. A. Floyd, "V-band and W-band SiGe bipolar low-noise amplifiers and voltage-controlled oscillators," in *IEEE RFIC Symp. Dig. Papers*, Jun. 2004, pp. 295–298. - [11] A. P. van der Wel, S. L. J. Gierkink, R. C. Frye, V. Boccuzzi, and B. Nauta, "A robust 43-GHz VCO in CMOS for OC-768 SONET applications," *IEEE J. Solid-State Circuits*, vol. 39, no. 7, pp. 1159–116, Jul. 2004. - [12] H. Li, H.-M. Rein, T. Suttorp, and J. Bock, "Fully integrated SiGe VCOs with powerful output buffer for 77-GHz automotive Radar systems and applications around 100 GHz," *IEEE J. Solid-State Circuits*, vol. 39, no. 10, pp. 1650–165, Oct. 2004. - [13] W. Winkler, J. Borngräber, and B. Heinemann, "LC-oscillators above 100 GHz in silicon based technology," in *Proc. Eur. Solid-State Cir*cuits Conf., Sep. 2004, pp. 131–134. <sup>&</sup>lt;sup>b</sup>The tuning voltage is higher than supply voltage. <sup>&</sup>lt;sup>c</sup>Higher power consumption is due to the powerful output buffer and large output power level. - [14] P.-C. Huang, M.-D. Tsai, H. Wang, C.-H. Chen, and C.-S. Chang, "A 114 GHz VCO in 0.13 μ m CMOS technology," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2005, pp. 404–405. - [15] C. Cao and K. K. O, "A 90-GHz voltage-controlled oscillator with a 2.2-GHz tuning range in 130-nm CMOS technology," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2005, pp. 242–243. - [16] P. C. Huang, R.-C. Liu, H.-Y. Chang, C.-S. Lin, M.-F. Lei, H. Wang, C.-Y. Su, and C.-L. Chang, "A 131 GHz push-push VCO in 90-nm CMOS technology," in *IEEE RFIC Symp. Dig. Papers*, Jun. 2005, pp. 613–616. - [17] J. Craninckx and M. S. J. Steyaert, "A 1.8-GHz CMOS low-phase-noise voltage-controlled oscillator with prescaler," *IEEE J. Solid-State Circuits*, vol. 30, no. 12, pp. 1474–1482, Dec. 1995. - [18] A. Rofougaran, G. Chang, J. J. Rael, J. Y.-C. Chang, M. Rofougaran, P. J. Chang, M. Djafari, M.-K. Ku, E. W. Roth, A. A. Abidi, and H. Samueli, "A single-chip 900-MHz spread-spectrum wireless transceiver in 1-μm CMOS. I. Architecture and transmitter design," *IEEE J. Solid-State Circuits*, vol. 33, no. 4, pp. 515–534, Apr. 1998. - [19] C.-M. Hung, Y.-C. Ho, I.-C. Wu, and K. K. O, "High-Q capacitors implemented in a CMOS process for low-power wireless applications," *IEEE Trans. Microw. Theory Tech.*, vol. 46, no. 5, pp. 505–511, May 1998. - [20] T. Soorapanth, C. P. Yue, D. K. Shaeffer, T. H. Lee, and S. S. Wong, "Analysis and optimization of accumulation-mode varactor for RF ICs," in Symp. VLSI Circuits Dig. Tech. Papers, Jun. 1998, pp. 32–33. - [21] K. Molnár, G. Rappitsch, Z. Huszka, and E. Seebacher, "MOS varactor modeling with a subcircuit utilizing the BSIM3v3 model," *IEEE Trans. Electron Devices*, vol. 49, no. 7, pp. 1206–1211, Jul. 2002. - [22] S.-M. Yim, T. Chen, and K. K. O, "The effects of a ground shield on the characteristics and performance of spiral inductors," *IEEE J. Solid-State Circuits*, vol. 37, no. 2, pp. 237–244, Feb. 2002. - [23] C. P. Yue, C. Ryu, J. Lau, T. H. Lee, and S. S. Wong, "A physical model for planar spiral inductors on silicon," in *Int. Electron Devices Meeting* (*IEDM*) *Dig. Tech. Papers*, Dec. 1996, pp. 155–158. - [24] C. P. Yue and S. S. Wong, "On-chip spiral inductors with patterned ground shields for Si-based RF ICs," *IEEE J. Solid-State Circuits*, vol. 33, no. 5, pp. 743–752, May 1998. - [25] K. K. O, "Estimation methods for quality factors of inductors fabricated in silicon integrated circuit process technologies," *IEEE J. Solid-State Circuits*, vol. 33, no. 8, pp. 1249–1252, Aug. 1998. - [26] C. R. C. De Ranter and M. S. J. Steyaert, "A 0.25 µm CMOS 17 GHz VCO," in IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 2001, pp. 370–371. [27] "11970 Series Harmonic Mixers Operation and Service Manual," Agilent Technologies, Mar. 2001. Changhua Cao (S'04) received the B.Eng. degree in electronics engineering from Tsinghua University, Beijing, China, in 2002, and the M.S. degree in electrical and computer engineering from the University of Florida, Gainesville, in 2004. He is currently pursuing the Ph.D. degree in the same department. His research interests include millimeter-wave frequency synthesizers and high-speed transmitters in CMOS. **Kenneth K. O** (S'86–M'89–SM'04) received the S.B., S.M., and Ph.D. degrees in electrical engineering and computer science from the Massachusetts Institute of Technology, Cambridge, in 1984, 1984, and 1989, respectively. From 1989 to 1994, he worked at Analog Devices Inc. developing submicron CMOS processes for mixed-signal applications and high-speed bipolar and BiCMOS processes for RF and mixed-signal applications. He is currently a Professor at the University of Florida, Gainesville. His research group (Silicon Microwave Integrated Circuits and Systems Research Group) is developing circuits and components required to implement analog and digital systems operating between 1 GHz and 1 THz using silicon IC technologies. He has authored or co-authored about 130 journal and conference publications, and holds seven patents. Dr. O was the general chair of the 2001 IEEE Bipolar/BiCMOS Circuits and Technology Meeting (BCTM). He served as an associate editor for IEEE TRANSACTIONS ON ELECTRON DEVICES from 1999 to 2001. He has also served as the publication chairman of the 1999 International Electron Device Meeting. He has received the 1995, 1997, and 2000 IBM Faculty Development Awards, the 1996 NSF Early Career Development Award, and the 2003 University of Florida (UF) Ph.D./Mentor Award. He is also a UF Research Foundation Professor.