

TITLE:

P-Channel MOSFETs on 4H-SiC {0001} and Nonbasal Faces Fabricated by Oxide Deposition and N2O Annealing

AUTHOR(S):

Noborio, Masato; Suda, Jun; Kimoto, Tsunenobu

# CITATION:

Noborio, Masato ...[et al]. P-Channel MOSFETs on 4H-SiC {0001} and Nonbasal Faces Fabricated by Oxide Deposition and N2O Annealing. IEEE TRANSACTIONS ON ELECTRON DEVICES 2009, 56(9): 1953-1958

**ISSUE DATE:** 2009-09

URL: http://hdl.handle.net/2433/109803

## RIGHT:

© 2009 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE.





IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 56, NO. 9, SEPTEMBER 2009

# P-Channel MOSFETs on 4H-SiC {0001} and Nonbasal Faces Fabricated by Oxide Deposition and N<sub>2</sub>O Annealing

Masato Noborio, Student Member, IEEE, Jun Suda, and Tsunenobu Kimoto, Senior Member, IEEE

Abstract—In this paper, we have investigated 4H-SiC p-channel metal–oxide–semiconductor field-effect transistors (MOSFETs) with deposited SiO<sub>2</sub> followed by N<sub>2</sub>O annealing. In addition to deposited oxides, dry-O<sub>2</sub>-grown oxides and N<sub>2</sub>O-grown oxides were also adopted as the gate oxides of SiC p-channel MOSFETs. The MOSFETs have been fabricated on the 4H-SiC (0001), (0001), (0338), and (1120) faces. The (0001) MOSFETs with deposited oxides exhibited a relatively high channel mobility of 10 cm<sup>2</sup>/V · s, although a mobility of 7 cm<sup>2</sup>/V · s was obtained in the (0001) MOSFETs with N<sub>2</sub>O-grown oxides. The channel mobility was also increased by utilizing the deposited SiO<sub>2</sub> in the MOSFETs on (0001) were not operational. Compared with the thermally grown oxides, the deposited oxides annealed in N<sub>2</sub>O are effective in improving the performance of 4H-SiC p-channel MOSFETs.

Index Terms—Channel mobility, deposited oxide, interface state density, metal–oxide–semiconductor field-effect transistor (MOSFET), p-channel, silicon carbide (SiC),  $(000\overline{1})$ ,  $(03\overline{3}8)$ ,  $(11\overline{2}0)$ .

## I. INTRODUCTION

**S** ILICON carbide (SiC) has superior properties such as high breakdown field, high thermal conductivity, and high saturation electron drift velocity [1], and hence, power electronics will benefit from the realization of SiC-based power devices. SiC metal–oxide–semiconductor field-effect transistors (MOSFETs) have been regarded as a promising candidate for low-loss and fast power devices in advanced electronic systems [2], and high-voltage SiC n-channel MOSFETs that outperform Si power devices have been already reported [3]–[10].

SiC p-channel MOSFETs are the key components of p-channel insulated-gate bipolar transistors (p-IGBTs) [11]–[13] for ultrahigh-voltage (> 5-kV) devices. In addition, the development of SiC p-channel MOSFETs contributes to the realization of SiC-based complementary-MOS (CMOS) circuits [14], [15] for future power integrated circuits (ICs). Although

Manuscript received March 24, 2009; revised May 18, 2009. Current version published August 21, 2009. This work was supported in part by a Grant-in-Aid for Scientific Research under Grant 18206032 from the Japan Society for the Promotion of Science (JSPS) and in part by the Global COE Program (C09) from the Ministry of Education, Culture, Sports and Technology, Japan. The work of M. Noborio was supported by a Grant-in-Aid for Research Fellow from JSPS. The review of this paper was arranged by Editor M. Reed.

M. Noborio and J. Suda are with the Department of Electronic Science and Engineering, Kyoto University, Kyoto 615-8510, Japan (e-mail: noborio@ semicon.kuee.kyoto-u.ac.jp).

T. Kimoto is with the Department of Electronic Science and Engineering, Kyoto University, Kyoto 615-8510, Japan, and also with the Photonics and Electronics Science and Engineering Center, Kyoto University, Kyoto 615-8510, Japan.

Digital Object Identifier 10.1109/TED.2009.2025909

it is important to investigate SiC p-channel MOS devices, the fundamental study has been lacking. On the other hand, the understanding on SiC n-channel MOS devices has shown gradual progress, which leads to the improvement of MOS-FET performance mentioned earlier [3]–[10]. For example, the usage of 4H-SiC (0001) [16], (0338) [17], and (1120) [18] and the nitridation process such as oxidation or reoxidation in NO or N<sub>2</sub>O [19]–[21] are effective in increasing the channel mobility of SiC n-channel MOSFETs. In addition, utilization of deposited insulators [22]–[25] is an attractive method to improve the performance of n-channel SiC MOS and metal–insulator–semiconductor devices.

Although the influence of oxidation condition on the performance of 4H-SiC (0001) p-channel MOSFETs with thermal oxides has been investigated [26]–[28], the effectiveness of the deposited insulators has not been reported. The deposited oxides have several advantages over the thermal oxides, such as the following: 1) thin interfacial transition layer; 2) nearly isotropic formation of gate oxides on trenches; 3) reduction of process time; and 4) superior reliability (when adequately processed) [29], [30]. In this paper, the authors fabricated p-channel MOSFETs with deposited SiO<sub>2</sub> followed by N<sub>2</sub>O annealing on the 4H-SiC (0001),  $(000\bar{1})$ ,  $(03\bar{3}8)$ , and  $(11\bar{2}0)$ faces. The mobility on  $(11\overline{2}0)$  is particularly important for the development of SiC trench p-IGBTs. The MOS capacitors with deposited oxides were also fabricated on the 4H-SiC (0001) face. The performance of SiC p-channel MOSFETs is improved by utilizing the deposited oxides and/or nonbasal faces.

### **II. DEVICE FABRICATION**

P-channel MOSFETs were fabricated on n-type 4H-SiC 8° off-axis (0001), 8° off-axis (0001), on-axis (0338), and onaxis (1120) epilayers. The donor concentrations of n-epilayers were  $1 \times 10^{16}$  cm<sup>-3</sup> for (0001),  $1-3 \times 10^{15}$  cm<sup>-3</sup> for (0001),  $2-5 \times 10^{16}$  cm<sup>-3</sup> for (0038), and  $5-8 \times 10^{14}$  cm<sup>-3</sup> for (1120). The source/drain regions were formed by high-dose ( $5 \times 10^{15}$ -cm<sup>-2</sup>) Al<sup>+</sup> implantation at 300 °C. High-temperature annealing was performed at 1700 °C for 20 min in Ar with a carbon cap to suppress surface roughening [31]. After RCA cleaning with a final HF dip, a SiO<sub>2</sub> layer was deposited by plasma-enhanced CVD (PECVD) at 400 °C, with TEOS and O<sub>2</sub> as source gases. The thickness of the deposited SiO<sub>2</sub> was about 45 nm. After the PECVD process, thermal annealing was performed in dry-N<sub>2</sub>O (10% diluted in N<sub>2</sub>) ambient at 1300 °C for 30 min. The oxide thicknesses ( $d_{OX}$ 's) were increased to



47 nm for the (0001) face, 51 nm for the (0001) face, 50 nm for the (0338) face, and 48 nm for the (1120) face after the N<sub>2</sub>O annealing. Ti/Al/Ni and Ni, annealed at 950 °C for 5 min, were used as the source/drain and substrate contacts, respectively. The gate metal was Al. The typical channel length ( $L_{\rm Ch}$ ) and width (W) were 100 and 200  $\mu$ m, respectively. To accurately estimate channel mobility and suppress short-channel effects [32], the authors adopted the design of long-channel lateral MOSFETs.

For fabrication of MOS capacitors, p-type 4H-SiC (0001) epilayers with an acceptor concentration of  $8 \times 10^{15}$  cm<sup>-3</sup> were prepared. The formation process of gate oxides was similar to that mentioned previously. The thickness of the deposited SiO<sub>2</sub> was 76 nm, and the N<sub>2</sub>O-annealing time was 1 h. The N<sub>2</sub>O-annealing time was extended because the initial thickness of the deposited oxides for MOS capacitors (76 nm) was thicker than that for MOSFETs (about 45 nm). The oxide thickness after the N<sub>2</sub>O annealing was 80 nm. Ti/Al/Ni was evaporated on the backside and annealed at 950 °C for 5 min. The circular gate metal was Al with a diameter of 520  $\mu$ m.

For comparison, the p-type MOS capacitors and p-channel MOSFETs with thermal oxides grown in pure  $O_2$  at 1150 °C and  $N_2O$  (10% diluted in  $N_2$ ) at 1300 °C were fabricated. The 4H-SiC (0001) MOSFETs with dry- $O_2$ -grown oxides have a gate oxide thickness of 72 nm. The thicknesses of the gate oxides for MOSFETs with  $N_2O$ -grown oxides were 49 nm for (0001), 63 nm for (0001), 44 nm for (0338), and 52 nm for (1120), and that for the (0001) MOS capacitors with  $N_2O$ -grown oxides was 55 nm. The interface properties of SiC p-channel MOSFETs with  $N_2O$ -grown oxides have already been reported [33].

#### **III. EXPERIMENTAL RESULTS AND DISCUSSION**

The typical drain characteristics of the MOSFETs with dry O<sub>2</sub>-grown oxides are shown in Fig. 1. The 4H-SiC (0001) MOSFETs with dry-O<sub>2</sub>-grown oxides show poor ON-state characteristics. As shown in Fig. 1, the drain current ( $I_D$ ) is extremely low (-0.2 nA), even at a gate voltage ( $V_G$ ) of -40 V (a corresponding gate oxide field ( $V_G/d_{OX}$ ) of 5.5 MV/cm). The (0001) MOSFETs with dry-O<sub>2</sub>-grown oxides show a threshold voltage below -30 V and a channel mobility below 1 cm<sup>2</sup>/V · s. The large negative shift of the threshold voltage is caused by high density of positive charges at the dry-O<sub>2</sub>-grown-oxide/SiC interface [34]. The dry-O<sub>2</sub> oxidation is not a suitable process for p-channel SiC MOSFETs.

Fig. 2 shows the drain characteristics of the fabricated MOSFETs with N<sub>2</sub>O-grown oxides and deposited oxides on (a) (0001), (b) (03 $\overline{3}8$ ), and (c) (11 $\overline{2}0$ ). The dashed lines mean the characteristics of the MOSFETs with N<sub>2</sub>O-grown oxides, and the solid lines denote those of the MOSFETs with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O for 30 min. In contrast to the MOSFETs with dry-O<sub>2</sub>-grown oxides, the MOSFETs with N<sub>2</sub>O-grown oxides and the deposited oxides exhibit good linear and saturation characteristics, regardless of the crystal face orientation, except for the (000 $\overline{1}$ ) face. The (000 $\overline{1}$ ) MOSFETs showed oxide breakdown before turn-on, when the gate voltage was increased (not shown). The MOSFETs on the (03 $\overline{3}8$ ) and



IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 56, NO. 9, SEPTEMBER 2009

Fig. 1. Drain characteristics for the 4H-SiC (0001) MOSFET with a dry- $O_2$ -grown oxide. The gate voltage is varied from 0 V to -40 V with -5 V step.

(1120) faces exhibit higher drain current than that on the (0001) face. The enhanced drain current is observed in the (0001) and (03 $\overline{38}$ ) MOSFETs with deposited SiO<sub>2</sub>, which indicates that the MOSFETs with deposited SiO<sub>2</sub> possess higher channel mobility than those with N<sub>2</sub>O-grown oxides.

Fig. 3 shows the gate  $(I_D - V_G)$  characteristics of the pchannel MOSFETs with N2O-grown oxides fabricated on the various 4H-SiC faces in the linear region (at a drain voltage  $(V_D)$  of -0.1 V). To compare the p-channel MOSFETs with various structures, the drain current  $(I_D)$  in the gate characteristics was normalized by the channel length  $(L_{\rm Ch})$ , the channel width (W), and the oxide capacitance per unit area  $(C_{\text{OX}})$ . Although the MOSFETs on the  $(000\overline{1})$  face are not operational, the MOSFETs on the (0338) and (1120)faces exhibit higher drain current than that on the (0001) face. The theoretical/measured threshold voltages are -4.0 V/-10.8 V for the (0001) MOSFETs, -5.3 V/-9.2 V for the (0338) MOSFETs, and -2.8 V/-10.8 V for the (1120) MOSFETs. The measured threshold voltage was shifted toward the negative direction, compared to the theoretical value for each face, which means that positive charges, the density of which is over  $1 \times 10^{12}$  cm<sup>-2</sup>, exist at the SiO<sub>2</sub>/SiC interface. From the subthreshold characteristics, the subthreshold swings of the p-channel MOSFETs with N2O-grown oxides on the 4H-SiC (0001), (0338), and (1120) faces are estimated to be 301, 280, and 265 mV/decade, respectively. The (0338) and (1120) MOSFETs exhibit steeper slopes in the subthreshold region. From these results, the nonbasal faces, such as the 4H-SiC (0338) and (1120) faces, are attractive for improving the performance of p- and n-channel SiC MOSFETs [17], [18].

Fig. 4 shows the gate characteristics of the fabricated p-channel MOSFETs with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O on the various faces in the linear region. The drain current in the gate characteristics was normalized by the channel length, the channel width, and the oxide capacitance per unit area. The threshold voltages are -9.8 V for the (0001) MOSFETs, -9.3 V for the (0338) MOSFETs, and -12.7 V for the (1120) MOSFETs. As is the case for the N<sub>2</sub>O-grown oxides, the MOSFETs with deposited oxides could not turn on. From the subthreshold characteristics, the subthreshold swing was calculated to be 278 mV/decade for the (0001) face. By utilizing the deposited SiO<sub>2</sub>, the subthreshold characteristics are slightly improved in the (0001) MOSFETs.







Fig. 2. Drain characteristics for 4H-SiC MOSFETs fabricated on (a) the (0001) face, (b) the (0338) face, and (c) the (1120) face. The dashed lines mean the characteristics of the MOSFETs with N<sub>2</sub>O-grown oxides, and the solid lines denote those of the MOSFETs with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O for 30 min.



Fig. 3. Gate characteristics of the 4H-SiC p-channel MOSFETs with N<sub>2</sub>Ogrown oxides on various faces. The closed circles denote the MOSFETs on the 4H-SiC (0001) face, the closed boxes mean the MOSFETs on the 4H-SiC (0001) face, the open circles represent the MOSFETs on the 4H-SiC (0338) face, and the open boxes depict the MOSFETs on the 4H-SiC (1120) face.



Fig. 4. Gate characteristics of the 4H-SiC p-channel MOSFETs with deposited oxides annealed in N<sub>2</sub>O for 30 min on various faces. The closed circles denote the MOSFETs on the 4H-SiC (0001) face, the closed boxes mean the MOSFETs on the 4H-SiC (0001) face, the open circles represent the MOSFETs on the 4H-SiC (0038) face, and the open boxes depict the MOSFETs on the 4H-SiC (1120) face.

Fig. 5 shows the effective mobility versus the gate oxide field of the fabricated p-channel MOSFETs on the 4H-SiC (0001),  $(03\overline{3}8)$ , and  $(11\overline{2}0)$  faces. The effective mobility of the MOSFETs on 4H-SiC  $(000\overline{1})$  could not be calculated due to the low drain current. Fig. 5(a) shows the mobility of the MOSFETs with N<sub>2</sub>O-grown oxides, and Fig. 5(b) shows that of the MOSFETs with deposited  $SiO_2$  annealed in  $N_2O$ . The horizontal axes in Fig. 5(a) and (b) denote the gate oxide field that is defines as  $V_G/d_{OX}$ . From Fig. 5(a) and (b), the effective mobility is as high as 17 cm<sup>2</sup>/V  $\cdot$  s in the (1120) MOSFETs, regardless of the gate oxides. The (0001) and  $(03\overline{3}8)$  MOSFETs with N<sub>2</sub>O-grown oxides show effective mobility values of 7 and  $11 \text{ cm}^2/\text{V} \cdot \text{s}$ , respectively. By utilizing the deposited SiO<sub>2</sub>, the channel mobility values are increased to 10 and  $13 \text{ cm}^2/\text{V} \cdot \text{s}$  in the (0001) and  $(03\overline{3}8)$  MOSFETs, respectively. The deposited SiO<sub>2</sub> can enhance the effective mobility of not only the n-channel MOSFETs [23] but also the p-channel MOSFETs. A channel mobility over 10  $\text{cm}^2/\text{V} \cdot \text{s}$  is a relatively high value, taking account of the low bulk mobility of holes (about 100–120 cm<sup>2</sup>/V  $\cdot$  s). Although p-channel 4H-SiC (0001) MOSFETs with wet-O2-grown oxide exhibit a channel mobility of 15 cm<sup>2</sup>/V  $\cdot$  s [27], the N<sub>2</sub>O-grown oxides and the deposited SiO<sub>2</sub> followed by N<sub>2</sub>O annealing are also suited to improve the channel mobility of p-channel 4H-SiC MOSFETs.

To estimate the interface state density near the valence-band edge  $(E_V)$ , capacitance-voltage (C-V) measurements were performed by using MOS capacitors on the (0001) face at room temperature under the dark condition. The interface state density was evaluated by using the high-low method.

The measured and theoretical C-V characteristics of the fabricated 4H-SiC (0001) MOS capacitors with N<sub>2</sub>O-grown oxides and deposited oxides are shown in Fig. 6(a) and (b), respectively. The voltage sweep was started from the deep-depletion bias condition. The closed and open circles denote the quasi-static and high-frequency C-V characteristics, respectively. From the flatband shift in C-V characteristics, the effective fixed charge density was calculated to be  $2.4 \times 10^{12}$  cm<sup>-2</sup> for the MOS capacitors with N<sub>2</sub>O-grown oxides and  $1.5 \times 10^{12}$  cm<sup>-2</sup> for those with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O. Fig. 7 shows the distribution of interface state density near



1956





(b)

Fig. 5. Effective mobility of the fabricated 4H-SiC p-channel MOSFETs with (a) N<sub>2</sub>O-grown oxides and (b) deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O for 30 min. The closed circles mean the MOSFETs on the 4H-SiC (0001) face, the open circles represent the MOSFETs on the 4H-SiC (03 $\overline{38}$ ) face, and the open boxes denote the MOSFETs on the 4H-SiC (11 $\overline{20}$ ) face.

the valence-band edge for the p-type MOS structures with N<sub>2</sub>Ogrown oxides and deposited oxides on (0001). The interface states for the MOS structures with N<sub>2</sub>O-grown oxides are uniformly distributed with a density of  $9 \times 10^{11}$  cm<sup>-2</sup> · eV<sup>-1</sup> in the energy range from  $E_V + 0.1$  eV to  $E_V + 0.5$  eV. The interface state density is reduced to  $5 \times 10^{11}$  cm<sup>-2</sup> · eV<sup>-1</sup> at  $E_V + 0.2$  eV in the p-MOS structures with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O. The deposited SiO<sub>2</sub> followed by N<sub>2</sub>O annealing is effective to decrease the interface state density not only near the conduction-band edge [23] but also near the valence-band edge, as shown in Fig. 7. The low density of interface states in the deposited SiO<sub>2</sub>/SiC structure may lead to a higher channel mobility.

As mentioned previously, the performance of p-channel SiC MOSFETs is improved by utilizing the deposited oxides and/or nonbasal faces, such as  $(03\bar{3}8)$  and  $(11\bar{2}0)$ . On the other hand, the p-channel MOSFETs on the  $(000\bar{1})$  face were not operational. Fig. 8 shows the quasi-static C-V curve of the p-channel MOSFETs with N<sub>2</sub>O-grown oxides fabricated on (a) (0001) and (b)  $(000\bar{1})$  measured by using a gate-controlled diode structure [35]. In gate-controlled diodes, the source/drain regions act as an external source of inversion carriers. Thus, the C-V curves measured by using the gate-controlled diode structure will demonstrate "accumulation-deep depletion" characteristics, although the MOS capacitors fabricated on wide-bandgap semiconductors generally show "accumulation-depletion-deep-depletion" characteristics. As shown in Fig. 8(a), the C-V curve



Fig. 6. C-V characteristics for the fabricated p-type 4H-SiC (0001) MOS capacitors with (a) N<sub>2</sub>O-grown oxides and (b) deposited oxides. The closed and open circles denote the quasi-static and high-frequency C-V characteristics, respectively. The dashed line represents the theoretical C-V characteristics. The horizontal dotted line means the flatband capacitance.



Fig. 7. Interface state density near the valence-band edge for (open circles) the 4H-SiC (0001) MOS structures with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O for 1 h. The result for N<sub>2</sub>O-grown oxides is also shown as the dashed line.

shows accumulation–depletion–inversion characteristics in the (0001) MOSFET. The p-channel MOSFETs with N<sub>2</sub>Ogrown oxides on the 4H-SiC ( $03\bar{3}8$ ) and ( $11\bar{2}0$ ) faces also exhibited accumulation–depletion–inversion characteristics in the *C*–*V* curves [33]. In contrast, MOSFETs fabricated on ( $000\bar{1}$ ) exhibit "accumulation–depletion–deep depletion" characteristics [Fig. 8(b)]. Similar characteristics were also observed in the ( $000\bar{1}$ ) MOSFETs with deposited SiO<sub>2</sub> annealed in N<sub>2</sub>O. The source–substrate and drain–substrate junctions in the ( $000\bar{1}$ ) MOSFETs act as a good p-n junction. Therefore, the SiO<sub>2</sub>/n-type 4H-SiC ( $000\bar{1}$ ) interfaces cannot be





Fig. 8. Quasi-static C-V curve obtained in the p-channel MOSFET with an N<sub>2</sub>O-grown oxide fabricated on the 4H-SiC (a) (0001) and (b) (0001) faces by using a gate-controlled diode structure. A theoretical C-V curve is also shown by a dashed line.

inverted, or more negative gate voltage is needed to invert the interfaces, probably due to very high interface states.

### **IV. CONCLUSION**

P-channel MOSFETs with N<sub>2</sub>O-grown oxides and deposited SiO<sub>2</sub> followed by N<sub>2</sub>O annealing were fabricated on the 4H-SiC (0001), (0001), (0338), and (1120) faces. The MOSFETs on the 4H-SiC  $(000\overline{1})$  face were not operational. The (0001)MOSFETs with N<sub>2</sub>O-grown oxides showed a channel mobility of 7 cm<sup>2</sup>/V  $\cdot$  s, and the mobility was increased to 10 cm<sup>2</sup>/V  $\cdot$  s by utilizing the deposited oxides. The channel mobility of the  $(03\overline{3}8)$  MOSFETs with deposited oxides was also improved to 13 cm<sup>2</sup>/V · s from 11 cm<sup>2</sup>/V · s in the (0338) MOSFETs with N<sub>2</sub>O-grown oxides. The MOSFETs on the  $(11\overline{2}0)$  face exhibited a high channel mobility of  $17 \text{ cm}^2/\text{V} \cdot \text{s}$ , regardless of the gate oxides. From the C-V characteristics, the lower interface state density  $(5 \times 10^{11} \text{ cm}^{-2} \cdot \text{eV}^{-1})$  was obtained at the deposited-oxide/4H-SiC (0001) interface, compared with the N<sub>2</sub>O-grown-oxide/4H-SiC (0001) interface  $(9 \times 10^{11} \text{ cm}^{-2} \cdot$  $eV^{-1}$ ). The deposited SiO<sub>2</sub> followed by N<sub>2</sub>O annealing is one of the attractive processes to enhance both the n- and p-channel 4H-SiC MOSFET performances.

#### REFERENCES

- H. Matsunami and T. Kimoto, "Step-controlled epitaxial growth of SiC: High quality homoepitaxy," *Mater. Sci. Eng.*, vol. R20, no. 3, pp. 125–166, Aug. 1997.
- [2] J. A. Cooper, Jr., M. R. Melloch, R. Singh, A. Agarwal, and J. W. Palmour, "Status and prospects for SiC power MOSFETs," *IEEE Trans. Electron Devices*, vol. 49, no. 4, pp. 658–664, Apr. 2002.

- [3] D. Peters, R. Schörner, P. Friedrichs, and D. Stephani, "4H-SiC power MOSFET blocking 1200 V with a gate technology compatible with industrial applications," *Mater. Sci. Forum*, vol. 433–436, pp. 769–772, 2003.
- [4] S. H. Ryu, S. Krishnaswami, M. O'Loughlin, J. Richmond, A. Agarwal, J. Palmour, and A. R. Hefner, "10-kV, 123-mΩ · cm<sup>2</sup> 4H-SiC power DMOSFETs," *IEEE Electron Device Lett.*, vol. 25, no. 8, pp. 556–558, Aug. 2004.
- [5] M. Matin, A. Saha, and J. A. Cooper, "A self-aligned process for high-voltage, short-channel vertical DMOSFETs in 4H-SiC," *IEEE Trans. Electron Devices*, vol. 51, no. 10, pp. 1721–1725, Oct. 2004.
- [6] S. Harada, M. Kato, K. Suzuki, M. Okamoto, T. Yatsuo, K. Fukuda, and K. Arai, "1.8 mΩcm<sup>2</sup>, 10 A power MOSFET in 4H-SiC," in *IEDM Tech. Dig.*, 2006, pp. 903–906.
- [7] N. Miura, K. Fujihira, Y. Nakao, T. Watanabe, Y. Tarui, S. Kinouchi, M. Imaizumi, and T. Oomori, "Successful development of 1.2 kV 4H-SiC MOSFETs with the very low on-resistance of 5 mΩcm<sup>2</sup>," in *Proc. Int. Symp. Power Semicond. Devices ICs*, 2006, pp. 261–264.
- [8] S. Banerjee, T. P. Chow, and R. J. Gutmann, "1300-V 6H-SiC lateral MOSFETs with two RESURF zones," *IEEE Electron Device Lett.*, vol. 23, no. 10, pp. 624–626, Oct. 2002.
- [9] M. Noborio, J. Suda, and T. Kimoto, "4H-SiC lateral double RESURF MOSFETs with low on resistance," *IEEE Trans. Electron Devices*, vol. 54, no. 5, pp. 1216–1223, May 2007.
- [10] M. Noborio, J. Suda, and T. Kimoto, "Improved performance of 4H-SiC double reduced surface field metal-oxide-semiconductor field-effect transistors by increasing RESURF doses," *Appl. Phys. Express*, vol. 1, no. 10, p. 101 403, 2008.
- [11] R. Singh, S. H. Ryu, D. C. Capell, and J. W. Palmour, "High-temperature SiC trench gate p-IGBTs," *IEEE Trans. Electron Devices*, vol. 50, no. 3, pp. 774–784, Mar. 2003.
- [12] Q. Zhang, C. Jonas, B. Heath, M. K. Das, S. H. Ryu, A. Agarwal, and J. Palmour, "9 kV 4H-SiC IGBTs with 88 mΩcm<sup>2</sup> of R<sub>diff,on</sub>," *Mater. Sci. Forum*, vol. 556/557, pp. 771–774, 2007.
- [13] Y. Sui, X. Wang, and J. A. Cooper, "High-voltage self-aligned p-channel DMOS-IGBTs in 4H-SiC," *IEEE Electron Device Lett.*, vol. 28, no. 8, pp. 728–730, Aug. 2007.
- [14] M. P. Lam and K. T. Kornegay, "Recent progress of submicron CMOS using 6H–SiC for smart power applications," *IEEE Trans. Electron Devices*, vol. 46, no. 3, pp. 546–554, Mar. 1999.
- [15] B. A. Hull, S. H. Ryu, H. Fatima, J. Richmond, J. W. Palmour, and J. Scofield, "Development of a 4H-SiC CMOS inverter," in *Proc. Mater. Res. Soc. Symp.*, 2006, vol. 911, pp. 413–418.
- [16] K. Fukuda, M. Kato, K. Kojima, and J. Senzaki, "Effect of gate oxidation method on electrical properties of metal–oxide–semiconductor field-effect transistors fabricated on 4H-SiC C(0001) face," *Appl. Phys. Lett.*, vol. 84, no. 12, pp. 2088–2090, Mar. 2004.
- [17] T. Hirao, H. Yano, T. Kimoto, H. Matsunami, and H. Shiomi, "4H-SiC MOSFETs on (0338) face," *Mater. Sci. Forum*, vol. 389–393, pp. 1065– 1068, 2002.
- [18] H. Yano, T. Hirao, T. Kimoto, H. Matsunami, K. Asano, and Y. Sugawara, "High channel mobility in inversion layers of 4H-SiC MOSFETs by utilizing (1120) face," *IEEE Electron Device Lett.*, vol. 20, no. 12, pp. 611–613, Dec. 1999.
- [19] P. Jamet, S. Dimitrijev, and P. Tanner, "Effects of nitridation in gate oxides grown on 4H-SiC," J. Appl. Phys., vol. 90, no. 10, pp. 5058–5063, Nov. 2001.
- [20] G. Y. Chung, C. C. Tin, J. R. Williams, K. McDonald, R. K. Chanana, R. A. Weller, S. T. Pantelides, L. C. Feldman, O. W. Holland, M. K. Das, and J. W. Palmour, "Improved inversion channel mobility for 4H-SiC MOSFETs following high temperature anneals in nitric oxide," *IEEE Electron Device Lett.*, vol. 22, no. 4, pp. 176–178, Apr. 2001.
- [21] L. A. Lipkin, M. K. Das, and J. W. Palmour, "N<sub>2</sub>O processing improves the 4H-SiC: SiO<sub>2</sub> interface," *Mater. Sci. Forum*, vol. 389–393, pp. 985– 988, 2002.
- [22] H. Yano, T. Hatayama, Y. Uraoka, and T. Fuyuki, "Characterization of 4H-SiC MOSFETs with NO-annealed CVD oxide," *Mater. Sci. Forum*, vol. 527–529, pp. 971–974, 2006.
- [23] T. Kimoto, H. Kawano, M. Noborio, J. Suda, and H. Matsunami, "Improved dielectric and interface properties of 4H-SiC MOS structures processed by oxide deposition and N<sub>2</sub>O annealing," *Mater. Sci. Forum*, vol. 527–529, pp. 987–990, 2006.
- [24] S. Hino, T. Hatayama, N. Miura, T. Oomori, and E. Tokumitsu, "Fabrication and characterization of 4H-SiC MOSFET with MOCVD-grown Al<sub>2</sub>O<sub>3</sub> gate insulator," *Mater. Sci. Forum*, vol. 556/557, pp. 787–790, 2007.



- [25] M. Noborio, J. Suda, and T. Kimoto, "4H-SiC MIS capacitors and MISFETs with deposited  $SiN_x/SiO_2$  stack-gate structures," *IEEE Trans. Electron Devices*, vol. 55, no. 8, pp. 2054–2060, Aug. 2008.
- [26] J. S. Han, K. Y. Cheong, S. Dimitrijev, M. Laube, and G. Pensl, "A p-channel MOSFETs on 4H-SiC," *Mater. Sci. Forum*, vol. 457–460, pp. 1401–1404, 2004.
- [27] M. Okamoto, M. Tanaka, T. Yatsuo, and K. Fukuda, "Effect of the oxidation process on the electrical characteristics of 4H-SiC p-channel metal–oxide–semiconductor field-effect transistors," *Appl. Phys. Lett.*, vol. 89, no. 2, p. 023 502, Jul. 2006.
- [28] M. K. Das, S. K. Haney, C. Jonas, and Q. Zhang, "Optimizing the thermally oxidized 4H-SiC MOS interface for p-channel devices," *Mater. Sci. Forum*, vol. 556/557, pp. 667–670, 2007.
- [29] S. Tanimoto, "Impact of dislocations on gate oxide in SiC MOS devices and high reliability ONO dielectrics," *Mater. Sci. Forum*, vol. 527–529, pp. 955–960, 2006.
- [30] K. Fujihira, S. Yoshida, N. Miura, Y. Nakao, M. Imaizumi, T. Takami, and T. Oomori, "TDDB measurement of gate SiO<sub>2</sub> on 4H-SiC formed by chemical vapor deposition," *Mater. Sci. Forum*, vol. 600–603, pp. 799– 802, 2009.
- [31] Y. Negoro, K. Katsumoto, T. Kimoto, and H. Matsunami, "Electronic behaviors of high-dose phosphorus-ion implanted 4H-SiC (0001)," *J. Appl. Phys.*, vol. 96, no. 1, pp. 224–228, Jul. 2004.
- [32] M. Noborio, Y. Kanzaki, J. Suda, and T. Kimoto, "Experimental and theoretical investigations on short-channel effects in 4H-SiC MOSFETs," *IEEE Trans. Electron Devices*, vol. 52, no. 9, pp. 1954–1962, Sep. 2005.
- [33] M. Noborio, J. Suda, and T. Kimoto, "N<sub>2</sub>O-grown oxides/4H-SiC (0001), (0338), and (1120) interface properties characterized by using p-type gate-controlled diodes," *Appl. Phys. Lett.*, vol. 93, no. 19, p. 193510, Nov. 2008.
- [34] H. Yano, F. Katafuchi, T. Kimoto, and H. Matsunami, "Effects of wet oxidation/anneal on interface properties of thermally oxidized SiO<sub>2</sub>/SiC MOS system and MOSFETs," *IEEE Trans. Electron Devices*, vol. 46, no. 3, pp. 504–510, Mar. 1999.
- [35] A. S. Grove and D. J. Fitzgerald, "Surface effects on p-n junctions: Characteristics of surface space-charge regions under non-equilibrium conditions," *Solid State Electron.*, vol. 9, no. 8, pp. 783–806, Aug. 1966.



**Masato Noborio** (S'06) was born in Nara, Japan, in 1981. He received the B.E., M.E., and Ph.D. degrees in electrical and electronic engineering from Kyoto University, Kyoto, Japan, in 2004, 2006, and 2009, respectively.

His research interests include short-channel effects in SiC MOSFETs, characterization of SiC metal-insulator-semiconductor interface properties, device simulation for SiC high-voltage devices, designing and fabrication of SiC lateral power MOSFETs, and device processes.



**Jun Suda** was born in Ashikaga, Japan, in 1969. He received the B.E., M.E., and Ph.D. degrees from Kyoto University, Kyoto, Japan.

From 1992 to 1997, he worked on the growth of ZnSe-based semiconductors by molecular-beam epitaxy and the characterization of ZnMgSSe strained quantum-well structures for optoelectronic applications. In 1997, he began research on group-III nitride semiconductors (III-N) and SiC as a Research Associate with Kyoto University, where he is currently an Associate Professor with the Department

of Electronic Science and Engineering. He has authored or coauthored over 55 publications in peer-reviewed journals and international conferences and is the holder of 12 pending patents. His research interests include heteroepitaxial growth of III-N, functional integration of III-N and SiC materials by precise control of the heterointerface, design of wide-bandgap semiconductor devices, and characterization of device structure by scanning probe microscopy.

IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 56, NO. 9, SEPTEMBER 2009



**Tsunenobu Kimoto** (M'03–SM'06) received the B.E. and M.E. degrees in electrical engineering and the Ph.D. degree, based on his work on SiC epitaxial growth, characterization, and high-voltage diodes, from Kyoto University, Kyoto, Japan, in 1986, 1988, and 1996, respectively.

He joined Sumitomo Electric Industries, Ltd., Osaka, Japan, in April 1988, where he conducted research on amorphous-Si solar cells and semiconducting diamond materials. In 1990, he started his academic carrier as a Research Associate with Kvoto

University. From September 1996 to August 1997, he was a Visiting Scientist with Linköping University, Linköping, Sweden, where he was involved in fast epitaxy of SiC and high-voltage Schottky diodes. He is currently a Professor with the Department of Electronic Science and Engineering, Kyoto University, where he is also with the Photonics and Electronics Science and Engineering Center. He has published over 250 papers in scientific journals and international conference proceedings. His main research activity includes SiC epitaxial growth, optical and electrical characterization, ion implantation, MOS physics, and high-voltage devices. He has also been involved in nanoscale Si devices and novel materials for nonvolatile memory.

Dr. Kimoto is a member of the Japan Society of Applied Physics, the Institute of Electronics, Information, and Communication Engineering, and the Institute of Electrical Engineering.