

Received February 24, 2021, accepted March 19, 2021, date of publication March 26, 2021, date of current version April 7, 2021.

Digital Object Identifier 10.1109/ACCESS.2021.3068987

# Polycrystalline-Silicon-MOSFET-Based Capacitorless DRAM With Grain Boundaries and Its Performances

SANG HO LEE<sup>®1</sup>, WON DOUK JANG<sup>®2</sup>, (Student Member, IEEE), YOUNG JUN YOON<sup>3</sup>, JAE HWA SEO<sup>2</sup>, HYE JIN MUN<sup>®1</sup>, MIN SU CHO<sup>®1</sup>, JAEWON JANG<sup>®1</sup>, (Member, IEEE), JIN-HYUK BAE<sup>®1</sup>, AND IN MAN KANG<sup>®1</sup>, (Member, IEEE)

Corresponding author: In Man Kang (imkang@ee.knu.ac.kr)

This work was supported in part by the National Research Foundation of Korea (NRF) grant funded by the Korea Government [Ministry of Science and ICT (MSIT)] under Grant NRF-2020R1A2C1005087, in part by the BK21 FOUR project funded by the Ministry of Education, South Korea, under Grant 4199990113966, in part by the Ministry of Trade, Industry and Energy (MOTIE) under Grant 10080513, in part by the Korea Semiconductor Research Consortium (KSRC) Support Program for developing the future semiconductor devices, and in part by the NRF grant funded by the Korean Government (Global Ph.D. Fellowship Program) under Grant NRF-2018H1A2A1063117.

**ABSTRACT** In this work, a capacitorless one-transistor dynamic random access memory (1T-DRAM) based on a polycrystalline silicon (poly-Si) metal–oxide–semiconductor field-effect transistor was designed and analyzed through a technology computer-aided design (TCAD) simulation. A poly-Si thin film was utilized within the device because of several advantages, including its low fabrication cost and the feasibility of its use in high-density three-dimensional (3D) memory arrays. An asymmetric dual-gate structure is proposed to perform the write "1" operation and achieve high retention characteristics. The proposed 1T-DRAM cell demonstrates a high sensing margin of 8.73  $\mu$ A/ $\mu$ m and a high retention time of 704.4 ms compared to previously reported 1T-DRAMs, even at a high temperature. In addition, the effect of grain boundaries on the memory performance of the proposed device was investigated, and the results validated the excellent reliability of its retention characteristics even in the presence of grain boundaries (>64 ms at T = 358 K).

**INDEX TERMS** Polycrystalline silicon, one-transistor dynamic random access memory, grain boundaries, metal—oxide—semiconductor field-effect transistor, one transistor dynamic random access memory, dualgate.

#### I. INTRODUCTION

Capacitorless one-transistor dynamic random access memory (1T-DRAM) has attracted a great deal of attention as a substitute for conventional one-transistor one-capacitor (1T-1C) DRAM. Given the difficulty of capacitor fabrication, the researchers have proposed the 1T-DRAM, which eliminate the need for capacitor altogether as a substitute for the conventional DRAM. The 1T-DRAM does not use an external capacitor, and instead relies on the principle of floating body effect. 1T-DRAMs have the advantage of simple fabrication and excellent compatibility with logic devices [1]–[11]. However, the smaller dimensions of these devices tend to limit

The associate editor coordinating the review of this manuscript and approving it for publication was Sneh Saurabh .

their retention characteristics because of the stronger electric field between the body and the source/drain junctions. The stronger electric field increases the recombination/generation rate of excess holes and the down-scaled 1T-DRAMs have the short retention time [12]. Therefore, 3D memory arrays can be a solution to increase the retention time of 1T-DRAMs. 1T-DRAMs based on polycrystalline silicon (poly-Si) have attracted attention due to the feasibility of obtaining high-density 3D memory arrays. Poly-Si-based transistors have previously been employed in 3D memory technology because of their significant advantages related to integrated fabrication technology [13]–[15].

In this work, a poly-Si metal-oxide-semiconductor field-effect transistor (MOSFET) based 1T-DRAM cell with an asymmetric dual-gate structure, to realize superior

<sup>&</sup>lt;sup>1</sup>School of Electronic and Electrical Engineering, Kyungpook National University, Daegu 702-201, South Korea

<sup>&</sup>lt;sup>2</sup>Samsung Electronics Company Ltd., Hwasung-si 445-701, South Korea

<sup>&</sup>lt;sup>3</sup>Korea Multi-Purpose Accelerator Complex, Korea Atomic Energy Research Institute, Gyeongju 38180, South Korea



FIGURE 1. Schematic view of the proposed poly-Si MOSFET-based 1T-DRAM cell with asymmetric dual-gate structure.

memory performance, was investigated through a technology computer-aided design (TCAD) simulation. The memory performance characteristics of the proposed 1T-DRAM cell, namely, its sensing margin and retention time, were obtained and analyzed based on parameters calibrated against the experimental data in [13] to ensure high accuracy. Moreover, the effect of grain boundaries (GBs) within the poly-Si layers on the reliability of the device was investigated.

#### II. DEVICE STRUCTURE AND SIMULATION METHOD

Fig. 1 shows a schematic view of the poly-Si- MOSFETbased 1T-DRAM cell with an asymmetric dual-gate structure to realize high memory performance. The main gate is used to perform both the conventional MOSFET operation and the program operation, while the control gate is employed to perform the program, erase, and hold operations. Furthermore, an underlap structure is proposed to reduce the electric field in the depletion region between the body and the source/drain region, resulting in an increase in the retention time. The work-functions of the main gate  $(WF_{MG})$  and the control gate  $(WF_{CG})$  are 4.85 and 5.3 eV, respectively. Poly-Si can be used as a material of the main gate. Additionally, Ni and Ir can be used as materials of the control gate [16], [17]. Due to the high work-function of the control gate, the energy band diagram near the control gate is raised, thus creating a sufficient potential well for hole storage in the body.

The main gate length  $(L_{g1})$  is 70 nm, the control gate length  $(L_{g2})$  is 50 nm and the gate dielectric (HfO<sub>2</sub>) thicknesses  $(T_{ox})$  are 3 nm each. The doping concentrations of the source, body, and drain regions are  $1 \times 10^{20}$  cm<sup>-3</sup> (ntype),  $1 \times 10^{18}$  cm<sup>-3</sup> (p-type), and  $1 \times 10^{20}$  cm<sup>-3</sup> (n-type), respectively. The device parameters for the proposed devices are summarized in Table 1. The geometric parameters of the cell, including its underlap length ( $L_{underlap}$ ) and body thickness ( $T_{\text{body}}$ ), are regarded as the main design variables, given that they have a critical influence on the cell's memory characteristics. The device design and analysis were performed using the Sentaurus TCAD simulation tool. In the simulation, the Fermi-Dirac statistical model, the nonlocal band-to-band tunneling (BTBT) model, the Shockley-Read-Hall (SRH) recombination model, the Auger recombination model, the trap-assisted-tunneling (TAT) model, the doping-

**TABLE 1.** Device parameters of the proposed 1t-dram used for simulation.

| Parameter                                                        | Values                                         |
|------------------------------------------------------------------|------------------------------------------------|
| Main gate length $(L_{\rm gl})$                                  | 70 nm                                          |
| Underlap length ( $L_{ m underlap}$ )                            | 0 nm -20 nm                                    |
| Body thickness ( $T_{\text{body}}$ )                             | 7 nm -15 nm                                    |
| Gate dielectric (HfO <sub>2</sub> ) thickness (T <sub>ox</sub> ) | 3 nm                                           |
| Source/Drain doping concentration                                | $n$ -type, $1 \times 10^{20}$ cm <sup>-3</sup> |
| Body doping concentration                                        | $p$ -type, $1 \times 10^{18}$ cm <sup>-3</sup> |
| Main gate work-function ( $WF_{MG}$ )                            | 4.85 eV                                        |
| Control gate work-function (WF <sub>CG</sub> )                   | 5.3 eV                                         |

**TABLE 2.** Operating bias scheme for memory performance.

|                                    | Write "1"<br>(Program) | Write "0"<br>(Erase) | Read  | Hold   |
|------------------------------------|------------------------|----------------------|-------|--------|
| Main gate voltage $(V_{GS1})$      | 2.0 V                  | 0.0 V                | 1.0 V | 0.0 V  |
| Control gate voltage ( $V_{GS2}$ ) | -1.7 V                 | 0.3 V                | 0.0 V | -0.1 V |
| Drain voltage $(V_{DS})$           | 0.0 V                  | -0.5 V               | 0.5 V | 0.0 V  |

dependent and field-dependent mobility models, the bandgap narrowing model, and the quantum confinement effect were all considered to maximize the simulation accuracy [18]. Furthermore, the trap distribution in the GBs of the poly-Si was calibrated using the experimental data in [13], which is shown in Fig. 2(b). In Fig. 2(b), the GB had four trap states, depending on the energy level: acceptor-like shallow trap, acceptor-like deep trap, donor-like shallow trap, and donor-like deep trap. As shown in Fig. 2(a), the simulation results show a good agreement with the measured data using the calibrated parameters and the experimental data in [13].

# **III. RESULTS AND DISCUSSIONS**

Fig. 3 shows the transient characteristics of the proposed 1T-DRAM cell. The operating bias of the 1T-DRAM performance is summarized in Table 2. Program operation was performed using the BTBT mechanism. During the erase operation, the holes that accumulated at the control gate side of the body region drifted toward the drain region because of the absence of a potential barrier. As shown in the figure, the proposed 1T-DRAM cell obtained a high sensing margin







FIGURE 2. (a) Transfer characteristics of the simulation result with the calibrated parameters and the experimental data in [13]. (b) GB trap distribution calibrated using the experimental data in [13].

of 8.73  $\mu$ A/ $\mu$ m at T=358 K. In the proposed device, the electrical characteristics of the body region critically affect the memory performance. Therefore, various geometric and electrical parameters, including  $L_{\rm underlap}$ ,  $T_{\rm body}$ , and the hold bias of the control gate ( $V_{\rm GS2\_H}$ ), were modulated to optimize the device performance.

Fig. 4(a) shows the program operation carried via the BTBT mechanism in the vertical direction between the main gate and the control gate. The tunneling-based program operation is used considering that the tunneling mechanism requires less power consumption compared to that used by the impact ionization mechanism. Furthermore, during the program operation, static-power dissipation can be avoided because there is no bias at the drain region. As shown in Fig. 4(b), by applying a positive bias of 2.0 V at the main gate and a negative bias of -1.7 V at the control gate, BTBT occurs and holes tunnel from the main gate side to the control



FIGURE 3. Transient characteristics of the proposed 1T-DRAM cell.



FIGURE 4. (a) Contour map of the BTBT rate and (b) energy band diagram of the proposed poly-Si MOSFET-based 1T-DRAM cell in the program operation. The energy band is extracted at the center of the body region.

gate side in the same direction as the electric field, which enhances the tunneling rate. The excess holes accumulate at the control gate side of the body region due to the potential well, which facilitates hole storage, formed by the high workfunction of the control gate.

Fig. 5(a) and (b) depict both the contour map of the hole density and the energy band diagram of the proposed 1T-DRAM cell in states "1" and "0", respectively. Since

-0.9

-1.2



FIGURE 5. (a) Contour map of the BTBT rate and (b) energy band diagram of the proposed poly-Si MOSFET-based 1T-DRAM cell in the program operation. The energy band is extracted at the 3 nm above the control gate oxide.

BTBT tunneling occurs in the body region, a large number of excess holes gather in the body region. When excess holes exist in the body region, the 1T-DRAM is in the "1" state. During the erase operation, the stored holes are removed by the negative bias on the drain region. The state of the 1T-DRAM cell without excess holes is defined as the "0" state. As shown in Fig. 5(a), there is a significant difference in hole density between states "1" and "0", particularly in the area close to the control gate. As shown in Fig. 5(b), this difference entails a different energy band diagram for states "1" and "0" during the hold operation; a larger hole density can be seen in state "1". It also seems that positive voltage is applied by the excess holes in the body region and this has the same effect as energy barrier lowering.

Fig. 6(a) shows the contour maps of the electron current density in the proposed 1T-DRAM cell during the read "1" and read "0" operations, respectively. Fig. 6(a) shows that the current density of read "1" is larger than that of read "0". The read operations are conducted via conventional MOSFET operation by setting  $V_{GS1}$  to 1.0 V and  $V_{DS}$  to 0.5 V. As shown in Fig. 6(b), the existence of excess holes in the storage region affects the electric potential of the body region. Excess holes



FIGURE 6. (a) Contour map of the BTBT rate and (b) energy band diagram of the proposed poly-Si MOSFET-based 1T-DRAM cell in the program operation. The energy band is extracted at a distance of 3 nm below the gate oxide.

90

Relative Location on C-C'[nm]

(b)

120

60

Drain

180

150

appear as if positive voltage is applied by the holes in the body region during the read "1" operation, and this has the same effect as lowering  $V_{\text{th}}$ , resulting in a higher read current. This difference in hole density corresponds to the difference between the read "1" current and the read "0" current, and is the value of the sensing margin of the 1T-DRAM

## A. EFFECT OF Lunderlap VARIATIONS

30

The 1T-DRAM attempts to return to an equilibrium state during the hold time after program or erase operations. It is very important to analyze the time required for the device to return to the steady state because this is closely related to the retention time which is an indicator of memory performance. In order to accurately analyze the factors affecting retention time, it is important to know which factors have a significant impact on recombination/generation rates in the hold "1" and hold "0" states. Looking first at the hold "1" state which occurs after the program operation, the excess holes are gradually released through the body-to-source and body-to-drain junctions during the hold time. The rate of evacuation holes from the body is represented by the SRH recombination rate



of the proposed poly-Si MOSFET-based 1T-DRAM cell with different  $L_{\text{underlap}}$  during the hold "1" operation. In Fig. 7(a), the recombination rate reduces as the  $L_{underlap}$  increases. The recombination rate is related to the electric field. Fig. 7(b) shows the electric field of the proposed device with different L<sub>underlap</sub> along the lateral direction. As shown in the figure, the electric field at the depletion region decreases as  $L_{underlap}$ increases because of the wider depletion region under the underlap structure. Therefore, the weakening of the electric field surrounding the storage region leads to a decrease in hole recombination [19]. When the cell is in the hold "0" state, its return to equilibrium depends on hole charging mainly via BTBT generation. In this state, the most critical factor for generation is BTBT tunneling. BTBT tunneling affects the return of the device to equilibrium because it generates excess carriers in the body region during the hold "0" state. As shown in Fig. 7(c), the BTBT generation rate decreases with increasing  $L_{underlap}$  because of the widening depletion region under the underlap structure as shown in Fig. 7(c). Consequently, the increase of  $L_{underlap}$  plays a role in reducing both SRH recombination in the hold "1" state and BTBT generation in the hold "0" state, which help to improve the retention time of the proposed 1T-DRAM.

Fig. 8 shows the sensing margin and retention time of the proposed device as a function of  $L_{underlap}$ . As  $L_{underlap}$ increases, the influence of the control gate with high workfunction decreases. This causes the depletion area of the channel to be reduced, and this results in an improvement in the transfer characteristics related to the sensing margin. Consequently, the sensing margin is enhanced by increasing  $L_{\text{underlap}}$ . However, the retention time increases up to  $L_{\text{underlap}}$ of 10 nm but then subsequently decreases. Retention time is affected not only by the generation/recombination rate but also by the number of holes. As  $L_{underlap}$  increases, the physical size of the quantum well that can store holes in the body region decreases. Additionally, the generation/recombination rate decreases as Lunderlap increases. Below an Lunderlap of 10 nm, the generation/recombination rate decreases and hole density decreases, but retention time increases because the number of holes is sufficient. When  $L_{underlap}$  is more than 10 nm, the generation/recombination rate also decreases, however, hole density in the body region is not sufficient to cope with the decreasing number of holes by generation/recombination. As a result, when  $L_{underlap}$  is greater than 10 nm, the retention time decreases. As shown in the figure, the proposed 1T-DRAM cell had the highest performance when  $L_{\text{underlap}} = 10 \text{ nm}$ , with a high retention time of 424 ms.

## B. EFFECT OF T<sub>body</sub> VARIATIONS

Fig. 9(a) shows a contour map of the recombination rate of the proposed 1T-DRAM cell with varying  $T_{\rm body}$ . As indicated in the figure, the recombination rate decreases when  $T_{\rm body}$  increases. As shown in Fig. 9(b), a body thickness of 10 nm has a sufficiently high sensing margin, but its retention time







FIGURE 7. (a) Contour map of the SRH recombination rate and (b) electric field of the proposed poly-Si MOSFET-based 1T-DRAM cell with different  $L_{\rm underlap}$  under hold "1" operation. (c) Band-to-band tunneling generation rate of the proposed poly-Si MOSFET-based 1T-DRAM cell under hold "0" operation with different  $L_{\rm underlap}$ . The electric field and BTBT generation rate are extracted at a distance of 3 nm above the control gate oxide.



FIGURE 8. Sensing margin and retention time of the proposed 1T-DRAM cell as a function of  $L_{\rm underlap}$ .





**FIGURE 9.** (a) Contour of the SRH recombination rate of the proposed poly-Si-MOSFET-based 1T-DRAM cell during hold operation with varying  $T_{\rm body}$ . (b) Sensing margin and retention time of the proposed 1T-DRAM cell as a function of  $T_{\rm body}$ .

is not sufficient to satisfy the International Roadmap for Devices and Systems (IRDS) (<64ms) [20]. The retention time degrades because of the decrease in the number of excess





FIGURE 10. (a) Energy band diagram of the proposed poly-Si MOSFET-based 1T-DRAM cell under hold operation with different  $V_{\rm GS2\_H}$ . (b) Retention time of the proposed 1T-DRAM cell as a function of  $V_{\rm GS2\_H}$ . The energy band is extracted at a distance of 3 nm above the control gate oxide

holes in the storage region. The BTBT rates during program operation are also reduced because of the decrease in the vertical electric field. In addition, it has a high retention time at a body thickness of 15 nm, but a poor sensing margin that is less than 3  $\mu$ A/um [21]. Consequently, the proposed 1T-DRAM cell has the highest retention time of 424 ms when  $T_{\rm body}=12$  nm.

### C. EFFECT OF V<sub>GS2</sub> H VARIATIONS

Fig. 10(a) shows the variation in the energy band diagram of the proposed 1T-DRAM cell with different  $V_{\rm GS2\_H}$ . When a bias is applied at the control gate, the potential energy of the body region increases, forming a larger storage region. Fig. 10(b) shows the retention time of the proposed device with different  $V_{\rm GS2\_H}$  as a function of hold time. The retention time is enhanced because of the larger storage layer with lower  $V_{\rm GS2\_H}$ . However, when  $V_{\rm GS2\_H}$  is less than -0.2 V, the retention time decreases because of the hole





FIGURE 11. Read currents of the proposed 1T-DRAM cells with and without GB as a function of a hold time.

TABLE 3. Memory performance of various 1t-dram related papers.

| No | Structure                                | Sensing margin | Retention time |
|----|------------------------------------------|----------------|----------------|
|    |                                          | [µA/um]        | [ms]           |
| 1  | Junctionless FinFET (w/o GB) [26]        | 11.2           | 196            |
| 2  | Junctionless FinFET (Horizontal GB) [26] | 11.3           | 148            |
| 3  | Junctionless FinFET (Vertical GB) [26]   | 11.7           | 64.2           |
| 4  | Double-gate [27]                         | 6.16           | 131            |
| 5  | Si/SiGe junctionless [28]                | 0.39           | 10             |
| 6  | Shell-doped junctionless [29]            | 4.5~6          | ~11            |
| 7  | Junctionless FET [30]                    | 1.59           | ~0.01          |
| 8  | Electron-bridge channel [31]             | 3.65           | 68             |
| 9  | This work<br>(w/o GB)                    | 8.73           | 704.4          |
| 10 | This work<br>(w/ GB, GB #1)              | 6.58           | 340.1          |
| 11 | This work<br>(w/ GB, GB #4)              | 3.38           | 82.45          |

generation caused by tunneling through the thin barriers at the source/drain junctions. Therefore, it can be concluded that the proposed 1T-DRAM cell has superior performance with a high sensing margin of 8.73  $\mu$ A/ $\mu$ m and a high retention time of 704.4 ms when  $V_{\rm GS2\_H} = -0.2$  V. It obtains a long retention time of 704.4 ms at 358 K, and this is almost 11 times longer than that required of DRAM cells by the IRDS [20].

# D. EFFECT OF GBs IN 1T-DRAM

In poly-Si thin-film-based devices, randomly generated grain boundaries (GBs) exist in the poly-Si region [22]–[24]. Considering that traps in the GBs adversely affect device performance, the effect of GBs on the proposed device should be





**FIGURE 12.** (a)  $E_{\rm C}$  of the proposed devices with and without a GB under read operation. (b) Recombination rate of the proposed 1T-DRAM cells with and without a GB under hold operation. The energy band is extracted at the center of the body region and at a distance of 3 nm below the main gate oxide, respectively.

analyzed to ensure its reliability. To definitively determine the effects of the GBs, the proposed 1T-DRAM cell was simulated including a single GB. In the simulation,  $L_{g1}$  was set to 70 nm. Therefore, a single GB was assumed to be located at the center of the body region, given that the grain size of poly-Si is several hundred nanometers [22]–[24]. The trap distribution of the GB, which was applied within the simulation, was calibrated using experimental data [13] as shown in Fig. 2(b).

Fig. 11 illustrates the read currents of the proposed 1T-DRAM cells as a function of a hold time both with and without the GB. As indicated, the read "1" and read "0" currents are degraded with the GB present. The sensing margin decreased accordingly from 8.73 to 6.58  $\mu$ A/ $\mu$ m.

As shown in Fig. 12(a), the energy barrier formed by electrons that are captured in the GB trap prevents current flow from the source to the drain. In addition, the hole





FIGURE 13. Sensing margin of the proposed poly-Si MOSFET-based 1T-DRAM cells with (a) different GB locations and (b) different GB number as a function of hold time.

recombination and generation rates increase as a result of the TAT mechanism through the GB traps, as shown in Fig. 12(b). However, the proposed device still exhibited a high retention time of 340.1 ms at  $T=358~\rm K$  even with the GB, proving its high reliability.

When GBs exist in the poly-Si body region, the location and the number of GBs is uncertain because of the random generation of grains. Therefore, the effect of the GB location on the proposed 1T-DRAM cells was determined as a function of hold time. When the GB is located at positions b, c, and d (Fig. 13(a), inset), there is little effect on the memory performance. However, when the GB is located at positions a or e, the read "1" and read "0" currents are increased. Since the GB-induced energy barrier is located in the depletion region, the effect on the electron flow decreases. In particular, when the GB is located at e, the read currents become larger because the energy barrier decreases due to drain bias, similar to the drain induced barrier lowering phenomenon

[25]. Therefore, the sensing margin has the highest value of 7.46  $\mu$ A/ $\mu$ m when the GB is at e. However, the retention time such a device is at the lowest value of 207.94 ms, although this is still demonstration of excellent retention characteristics (>64 ms when T = 358 K). Fig. 13(b) shows the sensing margin of the proposed 1T-DRAM cells with different GB number as a function of hold time. The GB number is limited to 4 because the body region is not large enough to have accommodate a larger number of GBs. The sensing margin decreased from 6.58 to 3.38  $\mu$ A/ $\mu$ m when the number of GBs increased from 1 to 4. This is because the increasing GB-induced energy barrier disturbs the current flow and thus decreases the read currents and the sensing margin. The retention time also decreases when the number of GBs in the proposed 1T-DRAM cell increases. This increases because of the enlarged region in which TAT occurs. However, in cases like that, the number of GBs is 4, which means that the grain size is approximately 14 nm, and the high retention time of 82.45 ms is obtained when T = 358 K, indicating high retention performance (>64 ms when T = 358 K). Moreover, considering grain size, the proposed 1T-DRAM cell exhibits superior reliability in terms of memory characteristics even at a high temperature. Additionally, as can be clearly seen in Table 3, the 1T-DRAM proposed in this study exhibits excellent memory performance when compared to other devices reported previously.

#### **IV. CONCLUSION**

In this work, a novel 1T-DRAM based on a poly-Si MOS-FET with an asymmetric dual-gate structure was designed and investigated with TCAD simulations. Various geometric and electrical parameters were varied to optimize the memory performance. The simulated 1T-DRAM cell achieved a high sensing margin of 8.73  $\mu$ A/ $\mu$ m and a high retention time of 704.4 ms with the optimized parameters of  $L_{\rm underlap}=10$  nm,  $L_{\rm g1}=70$  nm,  $L_{\rm g2}=50$  nm,  $T_{\rm body}=12$  nm,  $T_{\rm ox}=3$  nm, and  $V_{\rm GS2\_H}=-0.2$  V. Furthermore, the proposed 1T-DRAM cell demonstrated excellent reliability in terms of its retention characteristics (>64 ms when T=358 K) with various GB locations and numbers. Therefore, our proposed 1T-DRAM has significant potential to replace the conventional 1T-1C DRAM via implementation of a high-density 3D memory array.

#### **ACKNOWLEDGMENT**

The EDA tool was supported by the IC Design Education Center (IDEC), South Korea.

#### **REFERENCES**

- K. Kim, C.-G. Hwang, and J. Gil Lee, "DRAM technology perspective for gigabit era," *IEEE Trans. Electron Devices*, vol. 45, no. 3, pp. 598–608, Mar. 1998, doi: 10.1109/16.661221.
- [2] J. A. Mandelman, R. H. Dennard, G. B. Bronner, J. K. DeBrosse, R. Divakaruni, Y. Li, and C. J. Radens, "Challenges and future directions for the scaling of dynamic random-access memory (DRAM)," *IBM J. Res. Develop.*, vol. 46, no. 2.3, pp. 187–212, Mar. 2002, doi: 10.1147/rd.462.0187.



- [3] S. Okhonin, M. Nagoga, J. M. Sallese, and P. Fazan, "A capacitor-less 1T-DRAM cell," *IEEE Electron Device Lett.*, vol. 23, no. 2, pp. 85–87, Feb. 2002, doi: 10.1109/55.981314.
- [4] C. Hu, T.-J. King, and C. Hu, "A capacitorless double-gate DRAM cell," *IEEE Electron Device Lett.*, vol. 23, no. 6, pp. 345–347, Jun. 2002, doi: 10.1109/LED.2002.1004230.
- [5] E. Yoshida and T. Tanaka, "A capacitorless 1T-DRAM technology using gate-induced drain-leakage (GIDL) current for low-power and high-speed embedded memory," *IEEE Trans. Electron Devices*, vol. 53, no. 4, pp. 692–697, Apr. 2006, doi: 10.1109/TED.2006. 870283.
- [6] M. Bawedin, S. Cristoloveanu, and D. Flandre, "A capacitorless 1T-DRAM on SOI based on dynamic coupling and double-gate operation," *IEEE Electron Device Lett.*, vol. 29, no. 7, pp. 795–798, Jul. 2008, doi: 10.1109/LED.2008.2000601.
- [7] G. Giusi, M. A. Alam, F. Crupi, and S. Pierro, "Bipolar mode operation and scalability of double-gate capacitorless 1T-DRAM cells," *IEEE Trans. Electron Devices*, vol. 57, no. 8, pp. 1743–1750, Aug. 2010, doi: 10.1109/TED.2010.2050104.
- [8] G. Giusi and G. Iannaccone, "Junction engineering of 1T-DRAMs," IEEE Electron Device Lett., vol. 34, no. 3, pp. 408–410, Mar. 2013, doi: 10.1109/LED.2013.2239253.
- [9] W. Lee and W. Y. Choi, "A novel capacitorless 1T DRAM cell for data retention time improvement," *IEEE Trans. Nanotechnol.*, vol. 10, no. 3, pp. 462–466, May 2011, doi: 10.1109/TNANO. 2010.2046743.
- [10] S. Kim, S.-J. Choi, D.-I. Moon, and Y.-K. Choi, "Carrier lifetime engineering for floating-body cell memory," *IEEE Trans. Electron Devices*, vol. 59, no. 2, pp. 367–373, Feb. 2012, doi: 10.1109/TED.2011.2176944.
- [11] M. G. Ertosun, H. Cho, P. Kapur, and K. C. Saraswat, "A nanoscale vertical double-gate single-transistor capacitorless DRAM," *IEEE Elec*tron Device Lett., vol. 29, no. 6, pp. 615–617, Jun. 2008, doi: 10.1109/LED.2008.922969.
- [12] C. Kuo, T.-J. King, and C. Hu, "A capacitorless double gate DRAM technology for sub-100-nm embedded and stand-alone memory applications," *IEEE Trans. Electron Devices*, vol. 50, no. 12, pp. 2408–2416, Dec. 2003, doi: 10.1109/TED.2003.819257.
- [13] J. H. Seo, Y. J. Yoon, E. Yu, W. Sun, H. Shin, I. M. Kang, J.-H. Lee, and S. Cho, "Fabrication and characterization of a thin-body poly-Si 1T DRAM with charge-trap effect," *IEEE Electron Device Lett.*, vol. 40, no. 4, pp. 566–569, Apr. 2019, doi: 10.1109/LED.2019.2901003.
- [14] R. Shirota, "3D-NAND flash memory and technology," in Advances in Non-Volatile Memory and Storage Technology. Cambridge, U.K.: Woodhead Publishing, 2019, pp. 283–319.
- [15] X. Zou, L. Jin, L. Yan, Y. Zhang, D. Ai, C. Zhao, F. Xu, C. Li, and Z. Huo, "The influence of grain boundary interface traps on electrical characteristics of top select gate transistor in 3D NAND flash memory," *Solid-State Electron.*, vol. 153, pp. 67–73, Mar. 2019, doi: 10.1016/j.sse.2018.12.007.
- [16] H. B. Michaelson, "The work function of the elements and its periodicity," J. Appl. Phys., vol. 48, no. 11, pp. 4729–4733, Nov. 1977, doi: 10.1063/1.323539.
- [17] I. Polishchuk, P. Ranade, T.-J. King, and C. Hu, "Dual work function metal gate CMOS technology using metal interdiffusion," *IEEE Electron Device Lett.*, vol. 22, no. 9, pp. 444–446, Sep. 2001, doi: 10.1109/ 55.944334.
- [18] Sentaurus User's Manual, Version L-2016.03, Synopsys, Mountain View, CA, USA, Mar. 2016.
- [19] M. Aoulaiche, T. Nicoletti, L. Mendes Almeida, E. Simoen, A. Veloso, P. Blomme, G. Groeseneken, and M. Jurczak, "Junction field effect on the retention time for one-transistor floating-body RAM," *IEEE Trans. Electron Devices*, vol. 59, no. 8, pp. 2167–2172, Aug. 2012, doi: 10.1109/TED.2012.2200685.
- [20] (2020). IEEE International Roadmap for Devices and Systems. [Online]. Available: https://irds.ieee.org/
- [21] H. Jeong, K.-W. Song, I. H. Park, T.-H. Kim, Y. S. Lee, S.-G. Kim, J. Seo, K. Cho, K. Lee, H. Shin, J. D. Lee, and B.-G. Park, "A new capacitorless 1T DRAM cell: Surrounding gate MOSFET with vertical channel (SGVC cell)," *IEEE Trans. Nanotechnol.*, vol. 6, no. 3, pp. 352–357, May 2007, doi: 10.1109/TNANO.2007.893575.
- [22] E. Yu, Y. Kim, J. Lee, Y. Cho, W. J. Lee, and S. Cho, "Processing and characterization of ultra-thin poly-crystalline silicon for memory and logic applications," *J. Semicond. Technol. Sci.*, vol. 18, no. 2, pp. 172–179, Apr. 2018, doi: 10.5573/JSTS.2018.18.2.172.

- [23] C.-C. Tsai, Y.-J. Lee, K.-Y. Chiang, J.-L. Wang, I.-C. Lee, H.-H. Chen, K.-F. Wei, T.-K. Chang, B.-T. Chen, and H.-C. Cheng, "Polycrystalline silicon thin-film transistors with location-controlled crystal grains fabricated by excimer laser crystallization," *Appl. Phys. Lett.*, vol. 91, no. 20, Nov. 2007, Art. no. 201903, doi: 10.1063/1.2801525.
- [24] S. Jin, Y. Choe, S. Lee, T.-W. Kim, M. Mativenga, and J. Jang, "Lateral grain growth of amorphous silicon films with wide thickness range by blue laser annealing and application to high performance poly-Si TFTs," *IEEE Electron Device Lett.*, vol. 37, no. 3, pp. 291–294, Mar. 2016, doi: 10.1109/LED.2016.2518705.
- [25] R. R. Troutman, "VLSI limitations from drain-induced barrier lowering," IEEE J. Solid-State Circuits, vol. 14, no. 2, pp. 383–391, Apr. 1979, doi: 10.1109/JSSC.1979.1051189.
- [26] M. S. Cho, H. J. Mun, S. H. Lee, J. Jang, J.-H. Bae, and I. M. Kang, "Simulation of capacitorless dynamic random access memory based on junctionless FinFETs using grain boundary of polycrystalline silicon," *Appl. Phys. A, Solids Surf.*, vol. 126, no. 12, pp. 1–10, Nov. 2020, doi: 10.1007/s00339-020-04125-w.
- [27] Y. J. Yoon, M. S. Cho, B. G. Kim, J. H. Seo, and I. M. Kang, "Capacitor-less one-transistor dynamic random-access memory based on double-gate metal-oxide-semiconductor field-effect transistor with Si/SiGe heterojunction and underlap structure for improvement of sensing margin and retention time," *J. Nanosci. Nanotechnol.*, vol. 19, no. 10, pp. 6023–6030, Oct. 2019, doi: 10.1166/jnn.2019.17007.
- [28] Y. J. Yoon, J. S. Lee, D. S. Kim, S. H. Lee, and I. M. Kang, "One-transistor dynamic random-access memory based on gate-all-around junction-less field-effect transistor with a Si/SiGe heterostructure," *Electronics*, vol. 9, no. 12, p. 2134, Nov. 2020, doi: 10.3390/electronics9122134.
- [29] M. H. R. Ansari, N. Navlakha, J.-T. Lin, and A. Kranti, "1T-DRAM with shell-doped architecture," *IEEE Trans. Electron Devices*, vol. 66, no. 1, pp. 428–435, Jan. 2019, doi: 10.1109/TED.2018.2882556.
- [30] H. Kim, I. M. Kang, S. Cho, W. Sun, and H. Shin, "Analysis of operation characteristics of junctionless poly-Si 1T-DRAM in accumulation mode," *Semicond. Sci. Technol.*, vol. 34, no. 10, Sep. 2019, Art. no. 105007, doi: 10.1088/1361-6641/ab3a07.
- [31] J.-T. Lin, W.-H. Lee, P.-H. Lin, S. W. Haga, Y.-R. Chen, and A. Kranti, "A new electron bridge channel 1T-DRAM employing underlap region charge storage," *IEEE J. Electron Devices Soc.*, vol. 5, no. 1, pp. 59–63, Jan. 2017, doi: 10.1109/JEDS.2016.2633274.



**SANG HO LEE** received the B.Sc. degree in electronics engineering from the School of Electronics Engineering (SEE), Kyungpook National University (KNU), Daegu, South Korea, in 2019, where he is currently pursuing the M.Sc. degree in electrical engineering. His research interests include the design, fabrication, and characterization of gate-all-around logic devices and capacitorless 1T-DRAM transistors.



WON DOUK JANG (Student Member, IEEE) received the B.S. and M.S. degrees in electrical engineering from the School of Electronics Engineering, Kyungpook National University (KNU), Daegu, South Korea, in 2018 and 2020, respectively. He is currently working as a Flash Memory Process Architecture Engineer with Samsung Electronics Company Ltd.





**YOUNG JUN YOON** received the B.S. and Ph.D. degrees in electronic engineering from Kyungpook National University, Daegu, South Korea, in 2013 and 2019, respectively. He is currently a Postdoctoral Researcher with the Korea Multipurpose Accelerator Complex, Korea Atomic Energy Research Institute (KAERI). His research interests include design, fabrication, and characterization of logic transistor and memory.



JAE HWA SEO received the B.S. and Ph.D. degrees in electronic engineering from the School of Electronics Engineering, Kyungpook National University (KNU), Daegu, South Korea, in 2012 and 2018, respectively. He held a post-doctoral position in electrical engineering with the School of Electrical Engineering and Computer Science (EECS), Seoul National University (SNU), Seoul, South Korea, in 2018 to 2019. He is currently working as a Staff Engineer with

the Flash TD Team, Semiconductor Research and Development Center, Samsung Electronics Company. His research interests include the design, fabrication and characterization of V-NAND/1T-DRAM devices, nanoscale CMOS, tunneling FETs, and compound/silicon-based transistors.



**HYE JIN MUN** received the B.Sc. degree in computer engineering and the B.Sc. degree in electrical engineering from Yeungnam Unversity (YU), Gyeongsan, South Korea, in 2013. She is currently pursuing the M.Sc. degree in electrical engineering with the School of Electronics Engineering (SEE), Kyungpook National University (KNU). Her research interests include the design and characterization of nano-scaled CMOS-based on poly silicon.



MIN SU CHO received the B.Sc. degree in computer engineering from the College of Electrical and Computer Engineering, Chungbuk National University (CBNU), Cheongju, South Korea, in 2015, and the M.Sc. degree from the School of Electronics Engineering (SEE), Kyungpook National University (KNU), where he is currently pursuing the Ph.D. degree in electrical engineering. His research interests include the design, fabrication, and characterization of compound

CMOS, tunneling FETs, and III-V compound transistors.



**JAEWON JANG** (Member, IEEE) received the B.S. and M.S. degrees in electrical engineering from Korea University, Seoul, South Korea, in 2006 and 2008, respectively, and the Ph.D. degree in electrical engineering and computer sciences from the University of California at Berkeley, Berkeley, CA, USA, in 2013. From 2013 to 2014, he was a Postdoctoral Researcher and was working for developing high performance metal oxide transistors by printing technology. From

2015 to 2016, he was a Researcher and was working for developing high performance organic thin film transistor with the Samsung Advanced Institute and Technology, Suwon, South Korea. Since 2016, he has been with Kyungpook National University, Daegu, South Korea, where he is currently an Assistant Professor with the School of Electronics Engineering.



JIN-HYUK BAE received the B.S. degree in electronics and electrical engineering from Kyungpook National University, Daegu, South Korea, in 2004, and the M.S. and Ph.D. degrees in electrical engineering from Seoul National University, Seoul, South Korea, in 2006 and 2010, respectively. From 2010 to 2012, he worked as a Post-doctoral Research Fellow with the Ecole Nationale Superiere des Mines de Saint-Etienne, Gardanne, France. He joined the Faculty of the School of

Electronics Engineering, Kyungpook National University, in 2012, where he is currently an Associate Professor. His research interests include interfacial engineering and physics of organic based and metal-oxide-based electronic devices and their sensor applications.



IN MAN KANG (Member, IEEE) received the B.S. degree in electronic and electrical engineering from the School of Electronics and Electrical Engineering, Kyungpook National University (KNU), Daegu, South Korea, in 2001, and the Ph.D. degree in electrical engineering from the School of Electrical Engineering and Computer Science (EECS), Seoul National University (SNU), Seoul, South Korea, in 2007. From 2001 to 2006, he worked as a Teaching Assistant for semiconductor process

education with the Inter-university Semiconductor Research Center (ISRC), SNU. From 2007 to 2010, he worked as a Senior Engineer with the Design Technology Team, Samsung Electronics Company. He joined the School of Electronics Engineering (SEE), KNU, as a full-time Lecturer, in 2010. He is currently working as an Associate Professor. His current research interests include CMOS RF modeling, silicon nanowire devices, tunneling transistor, low-power nano CMOS, and III-V compound semiconductors. He is a member of the IEEE EDS.