# Sussex Research Online

# Positive charge trapping phenomenon in n-channel thin-film transistors with amorphous alumina gate insulators

Article (Published Version)

Daus, Alwin, Vogt, Christian, Münzenrieder, Niko, Petti, Luisa, Knobelspies, Stefan, Cantarella, Giuseppe, Luisier, Mathieu, Salvatore, Giovanni A and Tröster, Gerhard (2016) Positive charge trapping phenomenon in n-channel thin-film transistors with amorphous alumina gate insulators. Journal of Applied Physics, 120 (24). p. 244501. ISSN 0021-8979

This version is available from Sussex Research Online: http://sro.sussex.ac.uk/id/eprint/66002/

This document is made available in accordance with publisher policies and may differ from the published version or from the version of record. If you wish to cite this item you are advised to consult the publisher's version. Please see the URL above for details on accessing the published version.

#### Copyright and reuse:

Sussex Research Online is a digital repository of the research output of the University.

Copyright and all moral rights to the version of the paper presented here belong to the individual author(s) and/or other copyright owners. To the extent reasonable and practicable, the material made available in SRO has been checked for eligibility before being made available.

Copies of full text items generally can be reproduced, displayed or performed and given to third parties in any format or medium for personal research or study, educational, or not-for-profit purposes without prior permission or charge, provided that the authors, title and full bibliographic details are credited, a hyperlink and/or URL is given for the original metadata page and the content is not changed in any way.

## Positive charge trapping phenomenon in n-channel thin-film transistors with amorphous alumina gate insulators

Alwin Daus, Christian Vogt, Niko Münzenrieder, Luisa Petti, Stefan Knobelspies, Giuseppe Cantarella, Mathieu Luisier, Giovanni A. Salvatore, and Gerhard Tröster

Citation: J. Appl. Phys. **120**, 244501 (2016); doi: 10.1063/1.4972475 View online: http://dx.doi.org/10.1063/1.4972475 View Table of Contents: http://aip.scitation.org/toc/jap/120/24 Published by the American Institute of Physics



# Positive charge trapping phenomenon in n-channel thin-film transistors with amorphous alumina gate insulators

Alwin Daus,<sup>1,a)</sup> Christian Vogt,<sup>1</sup> Niko Münzenrieder,<sup>1,2</sup> Luisa Petti,<sup>1</sup> Stefan Knobelspies,<sup>1</sup> Giuseppe Cantarella,<sup>1</sup> Mathieu Luisier,<sup>3</sup> Giovanni A. Salvatore,<sup>1</sup> and Gerhard Tröster<sup>1</sup> <sup>1</sup>Electronics Laboratory, ETH Zürich, Zürich 8092, Switzerland

<sup>2</sup>Sensor Technology Research Center, Department of Engineering and Design, University of Sussex, Brighton BN1 9QT, United Kingdom <sup>3</sup>Integrated Systems Laboratory, ETH Zürich, Zürich 8092, Switzerland

(Received 2 September 2016; accepted 5 December 2016; published online 22 December 2016)

In this work, we investigate the charge trapping behavior in InGaZnO<sub>4</sub> (IGZO) thin-film transistors with amorphous Al<sub>2</sub>O<sub>3</sub> (alumina) gate insulators. For thicknesses  $\leq 10$  nm, we observe a positive charge generation at intrinsic defects inside the Al<sub>2</sub>O<sub>3</sub>, which is initiated by quantum-mechanical tunneling of electrons from the semiconductor through the Al<sub>2</sub>O<sub>3</sub> layer. Consequently, the drain current shows a counter-clockwise hysteresis. Furthermore, the de-trapping through resonant tunneling causes a drastic subthreshold swing reduction. We report a minimum value of 19 mV/dec at room temperature, which is far below the fundamental limit of standard field-effect transistors. Additionally, we study the thickness dependence for Al<sub>2</sub>O<sub>3</sub> layers with thicknesses of 5, 10, and 20 nm. The comparison of two different gate metals shows an enhanced tunneling current and an enhanced positive charge generation for Cu compared to Cr. *Published by AIP Publishing*. [http://dx.doi.org/10.1063/1.4972475]

#### **I. INTRODUCTION**

In the last 60 years, silicon metal-oxide-semiconductor (MOS) field-effect transistors (FETs) have been employed as the main workhorse of the electronics industry. Traditionally, gate insulator/semiconductor interface traps and bulk insulator charges in MOSFETs have mainly played a role while testing the device reliability under high-electric field stress. In this context, the subthreshold swing (SS) increase as well as the threshold voltage ( $V_{Th}$ ) shift have been used as tools to investigate the charge trapping mechanisms.<sup>1,2</sup>

Charge trapping has been utilized for information storage in the field of floating gate memory technology<sup>3</sup> (i.e., flash<sup>4</sup>). In such devices, the charge is stored on a floating metal layer by tunneling of channel carriers through a thin SiO<sub>2</sub> barrier at high electric fields. Ideally, all charge carriers are transferred back and forth between the semiconductor and the floating gate. However, defect generation and charge trapping in the thin SiO<sub>2</sub> tunnel layer have been observed, which caused reliability issues.<sup>5</sup> Thus, the physics of charge generation in SiO<sub>2</sub> has been intensively investigated.<sup>6–8</sup>

In 2007, high-k dielectrics have entered the silicon electronics industry with the aim to reduce the power dissipation in MOSFETs.<sup>9</sup> In the meantime, they have gained popularity for high mobility semiconductors such as Ge and III–V,<sup>10</sup> oxide semiconductors,<sup>11</sup> and organic semiconductors.<sup>12</sup> Nevertheless, their larger ionic bonding character compared to SiO<sub>2</sub> results in an increased number of interface and intrinsic defects, especially oxygen vacancies (V<sub>O</sub>),<sup>13</sup> which are highly susceptible to charge trapping.<sup>14</sup> Particularly in flexible electronics, defects in high-k dielectrics have to be carefully considered due to the low temperature process requirement of most substrates,<sup>15</sup> which can result in larger intrinsic defect concentrations.

In this work, we investigate the charge trapping effects in flexible  $InGaZnO_4$  (IGZO<sup>16</sup>) top-gate thin-film transistors (TFTs) based on thin Al<sub>2</sub>O<sub>3</sub> (alumina) gate insulator layers deposited by low temperature atomic-layer deposition (ALD). For 20 nm thick  $Al_2O_3$ , we observe a typical interface charge trapping behavior<sup>17–21</sup> with a clock-wise hysteresis of the drain current I<sub>D</sub> and a SS degradation. When the Al<sub>2</sub>O<sub>3</sub> thickness is scaled down to 5 nm, channel carriers can tunnel into the gate electrode leading to a positive charge generation inside the gate insulator and counter-clockwise hysteresis of I<sub>D</sub>. Moreover, the de-trapping of these charges reduces the SS below the conventional FET limit of 60 mV/dec at room temperature.<sup>21,22</sup> Since the trapping/detrapping is reversible upon cycling, we assume that the intrinsic defect states in the low-temperature, amorphous  $Al_2O_3$  are responsible for the observed behavior. We find that charge trapping and de-trapping is increased for devices with Cu gate metals compared to Cr gate metals, which we attribute to the larger work function of the former.

#### **II. EXPERIMENTAL DETAILS**

#### A. Fabrication

The TFTs were fabricated on a flexible free-standing  $50 \,\mu\text{m}$  thick polyimide foil. The device schematic and the process flow are depicted in Fig. 1(a). The inset on the top right shows an optical micrograph of a TFT and the inset on the bottom right shows a photograph of a fully processed substrate. The fabrication process was performed as follows: First, the substrates were cleaned in acetone and 2-propanol by sonication in an ultrasonic bath for 5 min. Afterwards the substrate was annealed in an air oven at 200 °C for 24 h. Before the definition of the active layers, a 50 nm thick SiN<sub>x</sub> passivation layer was deposited on both sides of the substrate by plasma-enhanced chemical vapor deposition at 150 °C.

0021-8979/2016/120(24)/244501/6/\$30.00

<sup>&</sup>lt;sup>a)</sup>Electronic mail: dausa@ife.ee.ethz.ch.



FIG. 1. Characteristics of a Cu/Al<sub>2</sub>O<sub>3</sub>/InGaZnO<sub>4</sub> thin-film transistor with an Al<sub>2</sub>O<sub>3</sub> thickness of 5 nm. (a) Device schematic and fabrication flow. The topright inset shows a microscope image and on the bottom-right a photograph of the fully processed flexible thin-film transistors is displayed. (b) Transfer characteristic with drain current I<sub>D</sub> and absolute gate current  $|I_G|$ . The drain-source voltage is constant at 100 mV. (c) Subthreshold swing SS of the characteristic shown in (b).

The first functional layer was Ti/Au/Ti (5/30/5 nm) which served as source/drain contacts. It was electron-beam evaporated and structured by optical lithography and lift-off. Then, a UV-ozone cleaning for 1 min was performed in order to remove any organic residues. The 15 nm thick semiconductor was RF magnetron sputtered at room temperature from an InGaZnO<sub>4</sub> target and structured by optical lithography and wet chemical etching. The  $Al_2O_3$  gate insulators with different thicknesses were deposited by thermal atomic-layer deposition at 150 °C. Contact holes were defined by optical lithography and wet chemically etched. Finally, a 20 nm thick Cu or Cr layer was electron-beam evaporated (substrate rotating at an angle of 30°). The layer was structured thereafter by optical lithography and wet chemical etching to define the top gate contacts.

#### **B. Electrical characterization**

All electrical measurements were performed on a probe station at ambient conditions with a semiconductor device analyzer (Agilent technologies, B1500A). The TFT transfer characteristics were acquired in the linear transistor operation regime at a drain-source voltage  $V_{DS} = 100 \text{ mV}$ . For the display and calculation of the SS, the moving average with a series of n = 5 data points was applied. To reliably measure the gate bias stress (Section III B), the maximum gate-source electric field  $E_{GS}$  for pre-bias stress transfer characteristics was set to 1 MV/cm. This resulted in an initial  $I_D$  hysteresis below 100 mV. Each gate bias stress test was performed on virgin devices. The gate bias stress was applied for 10 s at a constant  $V_{DS}$  of 100 mV.

#### **III. RESULTS AND DISCUSSION**

In the beginning of this section, the positive charge generation and subsequent de-trapping in the Cu gate TFTs with a 5 nm thick  $Al_2O_3$  is displayed and explained. Afterwards, the charge trapping behavior in Cu gate TFTs with different  $Al_2O_3$  thicknesses is investigated. Subsequently, the Cu and Cr gate metals for 5 nm thick  $Al_2O_3$  thick TFTs are compared. Finally, the device stability of Cu gate TFTs with 5 nm thick  $Al_2O_3$  is analyzed.

#### RIGHTSLINKA)

### A. Thin-film transistors with 5 nm thick alumina gate insulators and Cu gate electrodes

The transfer characteristic of Cu gate TFTs with 5 nm thick  $Al_2O_3$  gate insulators is displayed in Fig. 1(b). The  $I_D$ shows a counter-clockwise hysteresis which indicates the trapping of positive charges at positive gate-source voltages V<sub>GS</sub>. The tunneling of electrons through the Al<sub>2</sub>O<sub>3</sub> gate insulator at positive V<sub>GS</sub> is visible in the gate current I<sub>G</sub>. Similar positive charge generation close to the anode in the presence of electron tunneling has previously been reported in MOS structures.<sup>7,8</sup> During the V<sub>GS</sub> back sweep, the positive charges are neutralized by electrons from the gate. The occurrence of a broad I<sub>G</sub> peak in the range of  $V_{GS} = \pm 0.5 V$ indicates that the de-trapping happens through resonant tunneling.<sup>23–26</sup> The charge generation mainly occurs when the semiconductor is in accumulation, whereas the detrapping happens simultaneously with the TFT switching transition. This effect is visualized by the SS with a minimum value of 153 mV/dec in the V<sub>GS</sub> forward sweep, which then reduces to a minimum value of 44 mV/dec in the V<sub>GS</sub> back sweep because of simultaneous de-trapping. Thus, the back sweep SS overcomes the fundamental limit of standard FETs at room temperature.<sup>21,22</sup> Here, the SS acts as a measure for the de-trapping behavior. The SS decrease indicates an electron movement into the gate insulator during the  $V_{GS}$ back sweep. This movement is opposite to the commonly reported SS increase from charge trapping where the electrons are trapped in the V<sub>GS</sub> forward sweep and released in the V<sub>GS</sub> back sweep.<sup>18,19</sup>

To identify the main contributors for the defect formation, the device morphology, alumina composition, and defect energy distribution are examined. The device stack is studied by scanning-electron microscopy (SEM) and the composition of the Al<sub>2</sub>O<sub>3</sub> gate insulator is analyzed by Rutherford backscattering spectrometry (RBS) and helium elastic recoil detection (He-ERD). The defect energy distribution and the Al<sub>2</sub>O<sub>3</sub> bandgap are analyzed by optical absorption measurements.

The device cross-section is displayed in Fig. 2(a). The gate/source overlap and TFT channel area are indicated, and the layers exhibit a homogeneous coverage of the device topography. Fig. 2(b) summarizes the results of RBS and He-ERD. The O/Al ratio of 1.52 confirms the desired stoichiometry of  $Al_2O_3$ . About 7% of hydrogen (H/O ratio) has



FIG. 2. Structural and elemental analysis (a) Cross-section scanning-electron micrograph of a  $Cu/Al_2O_3/InGaZnO_4$  thin-film transistor with an  $Al_2O_3$  thickness of 5 nm. (b) Elemental analysis of the 5 nm thick  $Al_2O_3$  layer. Rutherford backscattering spectrometry (RBS) is used for aluminum and oxygen, and helium elastic recoil detection (He-ERD) is used for hydrogen. (c) Optical absorption spectrum of a 100 nm thick  $Al_2O_3$  layer.

been detected within the film, which agrees with the previous reports on Al<sub>2</sub>O<sub>3</sub> thin films deposited by the atomic-layer deposition at 150 °C.<sup>27</sup> A large defect density inside the Al<sub>2</sub>O<sub>3</sub> thin-film can be deduced from the significant H-concentration. Fig. 2(c) displays the optical absorption spectrum of a 100 nm thick Al<sub>2</sub>O<sub>3</sub> layer deposited on a quartz substrate. The substrate influence has been eliminated by measuring beforehand an uncoated quartz reference. The overall absorption magnitude is low which is expected for a wide-bandgap insulator material. The large peak at 0.45 eV is magnified in the inset, where the corresponding wavenumbers are displayed. The peak can be related to Al-OH stretching vibrations.<sup>28</sup> From the rise in absorption at  $\geq 6.4 \, \text{eV}$ , we estimated the bandgap of  $Al_2O_3$  to be 6.4–6.5 eV assuming a direct transition.<sup>29,30</sup> Additionally, two broad defect-related peaks at 5.5 eV and 1.9 eV can be discerned. Both could be related to electron capturing and electron release of negatively charged V<sub>O</sub>, respectively. These absorption energies agree with simulated transition levels of V<sub>O</sub> in amorphous alumina.<sup>31</sup>

### B. Characteristics of alumina gate insulators with thicknesses from 5 nm to 20 nm

In the following, the influence of the alumina gate insulator thickness for TFTs with Cu gate electrodes is evaluated. For that, the tunneling currents ( $I_G$ ) through  $Al_2O_3$  are compared, and the possible charge carrier transport mechanisms are discussed. In recent literature, various tunneling mechanisms for  $Al_2O_3$  thin-films have been considered. Among those are, e.g., space-charge controlled field-emission,<sup>32,33</sup> Poole-Frenkel conduction<sup>34,35</sup> and multi-phonon trap ionization.<sup>36</sup> First, the forward conduction mechanism (Fig. 3) is analyzed. In Fig. 3(a), the forward tunneling currents for different  $Al_2O_3$  thicknesses are compared. The differences between the tunneling currents after normalization on the electric field lead to the conclusion that classic band-to-band tunneling like Fowler-Nordheim tunneling cannot be the dominant conduction process.<sup>37</sup>

The space-charge controlled field-emission model has been studied for different Al<sub>2</sub>O<sub>3</sub> thicknesses<sup>32</sup> and different ALD temperatures.<sup>33</sup> It has been found that the model significantly underestimates the current transport at low electric fields for layers <7 nm and thin-films deposited at an ALD temperature  $\leq 150$  °C. Thus, we exclude the space-charge controlled field-emission from our considerations. Consequently, the enhanced tunneling currents at low E<sub>GS</sub> < 3 MV/cm indicate a trap-assisted tunneling mechanism through the Al<sub>2</sub>O<sub>3</sub> insulators with thicknesses  $\leq 10$  nm.<sup>32–34,38</sup> The temperature dependence (from 25 to 46 °C) of the forward tunneling current for 5 nm thick Al<sub>2</sub>O<sub>3</sub> is displayed in the Arthenius plot in the inset of Fig. 3(a). In Fig. 3(b), the forward tunneling current is shown in a Poole-Frenkel plot. The mismatch for different Al<sub>2</sub>O<sub>3</sub> thicknesses clearly shows that Poole-Frenkel emission, although it accounts for temperature dependence,



FIG. 3. Forward gate current  $I_G$  of Cu gate thin-film transistors with different  $Al_2O_3$  gate insulator thicknesses. (a) Log-scale forward sweep  $I_G$ . The inset shows the temperature dependence of the forward  $I_G$  for 5 nm thick  $Al_2O_3$ . The band diagrams<sup>31,36,41-43</sup> on the right schematically show the generation of positive charges at defects for 5 and 10 nm, and the electron trapping in defect states for 20 nm. (b) Poole-Frenkel plot.

cannot be the governing mechanism in the  $E_{GS}$  -range of interest. Consequently, the strong temperature dependence as well as the increased low- $E_{GS}$  current for thinner layers let us conclude that, although the other tunnel mechanisms may contribute, multi-phonon trap ionization<sup>36,39,40</sup> is the dominant current transport process in Al<sub>2</sub>O<sub>3</sub> layers with thicknesses  $\leq 10$  nm.

The band diagram for the studied material system is constructed based on Cu,<sup>41</sup> Al<sub>2</sub>O<sub>3</sub>,<sup>36,42</sup> and IGZO<sup>43</sup> from literature (see Fig. 3(a) on the right). The obtained band offset values are indicated in the sketch on the bottom-right. The displayed defect level (dashed line) shows the neutral-tonegative (0/-) V<sub>O</sub> transition.<sup>31</sup> The band diagram on the topright depicts the energy release of electrons upon entrance into the Cu gate metal<sup>44,45</sup> and positive charge generation. Traditionally, the positive charge generation has been attributed to impact ionization.<sup>7,8</sup> This effect is caused by tunnel electrons and previously an energy release of  $\geq 2 \, \text{eV}$  has been found to be sufficient to release electrons from intrinsic trap states located inside the band gap of insulating materials.<sup>46</sup> Due to the broad defect energy distribution in amorphous alumina,<sup>47</sup> even smaller energies may excite bound electrons from deep defect levels and thus promote their release into the gate electrode. A second possible cause of the positive charge generation may be local heating<sup>45</sup> which then could allow for further multi-phonon ionization processes<sup>48</sup> to take place at the Cu/Al<sub>2</sub>O<sub>3</sub> interface.

The tunneling current for  $Al_2O_3 = 20$  nm is negligible up to 3 MV/cm, which indicates that the trap-assisted tunnel current is strongly suppressed when scaling up the insulator thickness. Due to the existence of trap states throughout the insulator, electron trapping is expected for traps, which are in tunnel distance to the IGZO semiconductor. For 20 nm thick  $Al_2O_3$ , these trapped electrons cannot be injected into the gate electrode due to their relatively large distance, and hence they are temporarily stored on defect levels in the gate insulator (Fig. 3(a), sketch on the bottom-right). This results in an effective negative charge density close to the semiconductor/insulator interface, which is typically observed in IGZO TFTs.<sup>49,50</sup>

Fig. 4 indicates the back sweep  $I_G$  peaks, which occur for  $Al_2O_3$  thicknesses  $\leq 10$  nm. This observation leads to the conclusion that the forward tunneling current activates the charge trapping, and thus the positive charges are generated



FIG. 4. Linear-scale gate current I<sub>G</sub>: the back sweep I<sub>G</sub> shows negative peaks for 5 nm and 10 nm thick Al<sub>2</sub>O<sub>3</sub>. The inset (top-right) shows the temperature dependence of the back sweep I<sub>G</sub> peaks for 5 nm thick Al<sub>2</sub>O<sub>3</sub>. The band diagram<sup>31,36,41–43</sup> (bottom-right) schematically shows resonant tunneling of electrons from the gate electrode into positively charged defect states.



FIG. 5. Changes of Cu gate thin-film transistor parameters after gate bias stress measurements for different  $Al_2O_3$  gate insulator thicknesses. (a) Threshold voltage shift  $\Delta V_{Th}$ . (b) Subthreshold swing change  $\Delta SS$ .

when scaling down the Al<sub>2</sub>O<sub>3</sub> thickness  $\leq 10$  nm. Instead, when the trap-assisted forward tunneling current is suppressed (Al<sub>2</sub>O<sub>3</sub> = 20 nm), there is no negative I<sub>G</sub> peak visible. The peaks indicate resonant tunneling into the positively charged trap states<sup>23–26</sup> (see sketch on the right of Fig. 4). The temperature dependent measurements (see inset, top-right) show that at  $\geq$ 42 °C, a second defect level can be ionized. We identified dangling bonds of aluminum atoms as well as the positively charged V<sub>O</sub> as possible defect types responsible for the positive charge and resonant tunneling peaks.<sup>31,51</sup>

The TFTs with different Al<sub>2</sub>O<sub>3</sub> thicknesses have been tested in gate bias stress measurements. The resulting threshold voltage shift  $\Delta V_{Th}$  and subthreshold swing change  $\Delta SS$ are displayed in Figs. 5(a) and 5(b), respectively. While TFTs with a 20 nm thick Al<sub>2</sub>O<sub>3</sub> show negative charge trapping accompanied by a SS increase, the TFTs with a 5 nm thick Al<sub>2</sub>O<sub>3</sub> exclusively show positive charge trapping and a SS decrease. For 10 nm thick Al<sub>2</sub>O<sub>3</sub>, there is a transition between the two mechanisms at E<sub>GS</sub> = 4 MV/cm. For 5 nm thick Al<sub>2</sub>O<sub>3</sub>, the strongest gate bias stress condition of 5 MV/cm results in a  $\Delta$ SS of 70 mV/dec leading to a minimum SS of 19 mV/dec for the measurement after bias stress.

## C. Comparison of Cu and Cr gate electrodes for TFTs with 5 nm thick alumina gate insulators

In Fig. 6(a), the minimum SS for Cr and Cu gate metals is displayed. For both gate electrodes, the SS decreases with



FIG. 6. Comparison of Cu and Cr gate electrodes in thin-film transistors (TFTs) with 5 nm thick  $Al_2O_3$ . (a) Minimum subthreshold swing for different maximum gate-source voltages  $V_{GS, max}$ . (b) Maximum forward tunnel current density and normalized de-trapping integral for the negative gate current peaks. (c) Band diagram<sup>31,36,41-43</sup> schematically indicating the difference of the two gate materials at the same voltage drop across the insulator. The energy release of tunnel electrons is larger for a Cu gate electrode compared to Cr.

an increasing maximum gate-source voltage VGS, max which is related to a larger charge generation at higher  $E_{GS}$ . However, the change is more significant for Cu gates. As shown previously, the forward I<sub>G</sub> is strongly related to the positive charge generation (see Sec. III B). Here, the integral of the negative back sweep IG over VGS is taken as a relative measure for the amount of de-trapped positive charge. In Fig. 6(b), the forward tunneling current density and the normalized de-trapping integral for the Cr and Cu gate electrodes are compared. From both quantities, it can be deduced that the positive charge generation is strongly enhanced for Cu gate metals compared to Cr. The results can be related to the work functions of both materials. The Cu work function is  $\sim$ 4.65 eV, and the Cr work function is  $\sim$ 4.5 eV.<sup>41</sup> Hence, the energy released by tunnel electrons and the probability to charge a defect is higher for Cu compared to Cr. This effect is schematically depicted in Fig. 6(c). Nevertheless, it has to be noted that an additional chemical interaction between the electrode material and Al<sub>2</sub>O<sub>3</sub> cannot be excluded.

#### **D. Device stability**

The device stability for TFTs with a 5 nm thick  $Al_2O_3$  gate insulator and Cu gate electrode has been investigated. In Fig. 7(a), the I<sub>G</sub> for different V<sub>GS, max</sub> is shown. At V<sub>GS, max</sub> = ±2.5 V, the positive I<sub>G</sub> hysteresis is reversed compared to smaller V<sub>GS, max</sub> (see arrows at positive V<sub>GS</sub>). A clockwise positive IG hysteresis indicates an overall capacitive device behavior whereas a counter-clockwise positive IG hysteresis followed by an IG crossing has been found in resistive switching applications where the defects form a conductive filament through the insulator.<sup>52–54</sup> Interestingly, the center of the trap charge distribution (negative peak of  $I_G$ ) shifts to negative  $V_{GS}$ when V<sub>GS, max</sub> is increased, which could be due to a greater depth of charges inside the gate insulator or a change in the dominant energy level of the charged trap states. In Fig. 7(b), the convergence of the back sweep SS during 100 V<sub>GS</sub> sweeps is displayed. There are minor instabilities at  $V_{GS, max} = \pm 2.5 V$ , however, the devices recover during cycling with the majority of minimum SS values around 27 mV/dec. The stability upon cycling gives another indication that the material is not degraded by defect generation and in contrast the defect charging is performed on previously described intrinsic defect states.<sup>55,56</sup>

#### **IV. CONCLUSIONS**

We reported a tunneling activated charge trapping phenomenon which significantly alters the device behavior of our IGZO TFTs. The main difference from usual charge trapping observations is the polarity of the trap charge inside the gate insulator. Usually, channel carriers are trapped. However, in this case, the tunneling of channel



FIG. 7. Thin-film transistor device stability. (a) Gate current  $I_G$  as a function of the maximum gate-source voltage  $V_{GS, max}$ . The arrows indicate the  $I_G$  hysteresis direction. The magnified area shows the negative  $I_G$  peaks at  $V_{GS, max} \le 2V$  (b) Minimum subthreshold swing of the  $V_{GS}$  back sweep for 100 cycles at different  $V_{GS, max}$ .

carriers activates the charge trapping of the opposite sign. This mechanism leads to two main observations: (1) a change in the  $I_D$  hysteresis direction and (2) a reduction of the SS of the I<sub>D</sub> back sweep even below the fundamental limit of 60 mV/dec. We find that the charge generation is mainly activated at a V<sub>GS</sub> above the transistor switching transition. Thus, the effect on the SS in forward sweep direction is small. In contrast, the de-trapping by resonant tunneling into localized defect states on deep energy levels significantly impacts the SS with a remarkable reduction down to minimum values of 19 mV/dec at room temperature. This leads to the conclusion that resonant tunneling may be a mechanism, which could be exploited in alternative device technologies targeting the reduction of operating voltage for low power consumption. On the other hand, the observed hysteresis characteristic could be investigated for low-power memory applications. That our device may be suitable for such application is supported by the fact that the charge trapping/de-trapping is stable upon cycling and does not cause a permanent breakdown from oxide degradation. Furthermore, the device fabrication process flow is compatible with the standard technology and requires less layers than flash technology where another floating gate has to be implemented within the gate stack.

#### ACKNOWLEDGMENTS

We want to thank Joakim Reuteler for the FIB-SEM preparation and imaging, and Max Doebeli for the RBS and ERD measurements. Further, we would like to express our gratitude to Weyde Lin and Vanessa C. Wood for providing access to their optical absorption measurement setup. The work was funded by the Swiss National Science Foundation (SNSF) Grant No. 2000021\_149495/1.

- <sup>1</sup>P. McWhorter and P. Winokur, Appl. Phys. Lett. 48, 133 (1986).
- <sup>2</sup>C. Tan, M. Xu, and Y. Wang, IEEE Electron Device Lett. 15, 257 (1994).
  <sup>3</sup>G. Gelinck, Nature 445, 268 (2007).
- <sup>4</sup>R. Bez, E. Camerlenghi, A. Modelli, and A. Visconti, Proc. IEEE **91**, 489 (2003).
- <sup>5</sup>S. Aritome, R. Shirota, G. Hemink, T. Endoh, and F. Masuoka, Proc. IEEE **81**, 776 (1993).
- <sup>6</sup>J. McPherson and H. Mogul, J. Appl. Phys. 84, 1513 (1998).
- <sup>7</sup>Y.-B. Park and D. K. Schroder, IEEE Trans. Electron Devices **45**, 1361 (1998).
- <sup>8</sup>J. Maserjian and N. Zamani, J. Vac. Sci. Technol. 20, 743 (1982).
- <sup>9</sup>M. T. Bohr, R. S. Chau, T. Ghani, and K. Mistry, IEEE Spectrum **44**, 29 (2007).
- <sup>10</sup>D. Misra, Electrochem. Soc. Interface **20**, 47 (2011).
- <sup>11</sup>E. Fortunato, P. Barquinha, and R. Martins, Adv. Mater. 24, 2945 (2012).
- <sup>12</sup>R. P. Ortiz, A. Facchetti, and T. J. Marks, Chem. Rev. **110**, 205 (2009).
- <sup>13</sup>J. Robertson and R. M. Wallace, Mater. Sci. Eng., R 88, 1 (2015).
- <sup>14</sup>J. Robertson, Solid-State Electron. **49**, 283 (2005).
- <sup>15</sup>A. Nathan, A. Ahnood, M. T. Cole, S. Lee, Y. Suzuki, P. Hiralal, F. Bonaccorso, T. Hasan, L. Garcia-Gancedo, A. Dyadyusha *et al.*, Proc. IEEE **100**, 1486 (2012).
- <sup>16</sup>K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, and H. Hosono, Nature 432, 488 (2004).
- <sup>17</sup>X. Duan, C. Niu, V. Sahi, J. Chen, J. W. Parce, S. Empedocles, and J. L. Goldman, *Nature* **425**, 274 (2003).
- <sup>18</sup>R. Schomer, P. Friedrichs, D. Peters, and D. Stephani, IEEE Electron Device Lett. 20, 241 (1999).

- <sup>19</sup>J.-P. Han, E. Vogel, E. Gusev, C. D'Emic, C. Richter, D. Heh, and J. Suehle, IEEE Electron Device Lett. 25, 126 (2004).
- <sup>20</sup>M. McDowell, I. Hill, J. McDermott, S. Bernasek, and J. Schwartz, Appl. Phys. Lett. 88, 073505 (2006).
- <sup>21</sup>D. J. Wouters, J.-P. Colinge, and H. E. Maes, IEEE Trans. Electron Devices **37**, 2022 (1990).
- <sup>22</sup>I. Ferain, C. A. Colinge, and J.-P. Colinge, Nature **479**, 310 (2011).
- <sup>23</sup>A. I. Chou, K. Lai, K. Kumar, P. Chowdhury, and J. C. Lee, Appl. Phys. Lett. **70**, 3407 (1997).
- <sup>24</sup>R. Yamada, Y. Mori, Y. Okuyama, J. Yugami, T. Nishimoto, and H. Kume, in *38th Annual IEEE International Reliability Physics Symposium Proceedings (Cat. No.00CH37059)* (IEEE, San Jose, CA, USA, 2000), pp. 200–204.
- <sup>25</sup>R. Yamada, J. Yugami, and M. Ohkura, in 1997 Symposium on VLSI Technology (IEEE, Kyoto, Japan, 1997), pp. 147–148.
- <sup>26</sup>R. O'Connor, G. Hughes, T. Kauerauf, and L.-A. Ragnarsson, Microelectron. Reliab. 51, 1118 (2011).
- <sup>27</sup>M. Groner, F. Fabreguette, J. Elam, and S. George, Chem. Mater. 16, 639 (2004).
- <sup>28</sup>A. Dillon, A. Ott, J. Way, and S. George, Surf. Sci. **322**, 230 (1995).
- <sup>29</sup>B. Hu, M. Yao, R. Xiao, J. Chen, and X. Yao, Ceram. Int. 40, 14133 (2014).
- <sup>30</sup>A. B. Khatibani and S. Rozati, Mater. Sci. Semicond. Process. 18, 80 (2014).
- <sup>31</sup>D. Liu, S. Clark, and J. Robertson, Appl. Phys. Lett. **96**, 032905 (2010).
- <sup>32</sup>A. Hiraiwa, D. Matsumura, and H. Kawarada, J. Appl. Phys. **119**, 064505 (2016).
- <sup>33</sup>A. Hiraiwa, D. Matsumura, and H. Kawarada, J. Appl. Phys. **120**, 084504 (2016).
- <sup>34</sup>M. Specht, M. Städele, S. Jakschik, and U. Schröder, Appl. Phys. Lett. 84, 3076 (2004).
- <sup>35</sup>C.-C. Yeh, T. Ma, N. Ramaswamy, N. Rocklein, D. Gealy, T. Graettinger, and K. Min, Appl. Phys. Lett. **91**, 113521 (2007).
- <sup>36</sup>Y. N. Novikov, V. A. Gritsenko, and K. A. Nasyrov, JETP Lett. **89**, 506 (2009).
- <sup>37</sup>M. Lenzlinger and E. Snow, J. Appl. Phys. 40, 278 (1969).
- <sup>38</sup>P. Maleeswaran, D. Nagulapally, R. Joshi, and A. Pradhan, J. Appl. Phys. 113, 184504 (2013).
- <sup>39</sup>A. Vishnyakov, Y. N. Novikov, V. Gritsenko, and K. Nasyrov, Solid State Electron. 53, 251 (2009).
- <sup>40</sup>L. Vandelli, A. Padovani, L. Larcher, R. Southwick, W. Knowlton, and G. Bersuker, IEEE Trans. Electron Devices **58**, 2878 (2011).
- <sup>41</sup>D. E. Eastman, Phys. Rev. B 2, 1 (1970).
- <sup>42</sup>J. J. Brady, V. P. Jacobsmeyer *et al.*, Phys. Rev. **49**, 670 (1936).
- <sup>43</sup>T.-C. Fung, C.-S. Chuang, C. Chen, K. Abe, R. Cottle, M. Townsend, H. Kumomi, and J. Kanicki, J. Appl. Phys. **106**, 84511 (2009).
- <sup>44</sup>R. Lake and S. Datta, Phys. Rev. B 46, 4757 (1992).
- <sup>45</sup>E. Yalon, I. Riess, and D. Ritter, IEEE Trans. Electron Devices 61, 1137 (2014).
- <sup>46</sup>D. DiMaria and E. Cartier, J. Appl. Phys. 78, 3883 (1995).
- <sup>47</sup>R. Degraeve, M. Cho, B. Govoreanu, B. Kaczer, M. B. Zahid, J. V. Houdt, M. Jurczak, and G. Groeseneken, IEEE Int. Electron Devices Meet. 2008, 1–4.
- <sup>48</sup>C. Bonnelle, Phys. Rev. B **81**, 054307 (2010).
- <sup>49</sup>H.-K. Noh, K. Chang, B. Ryu, and W.-J. Lee, Phys. Rev. B: Condens. Matter Mater. Phys. 84, 115205 (2011).
- <sup>50</sup>L. Petti, P. Aguirre, N. Münzenrieder, G. A. Salvatore, C. Zysset, A. Frutiger, L. Büthe, C. Vogt, and G. Tröster, IEEE Int. Electron Devices Meet. **2013**, 11.4.1–11.4.4.
- <sup>51</sup>M. Choi, A. Janotti, and C. G. Van de Walle, J. Appl. Phys. **113**, 044501 (2013).
- <sup>52</sup>F. Messerschmitt, M. Kubicek, S. Schweiger, and J. L. Rupp, Adv. Funct. Mater. 24, 7448 (2014).
- <sup>53</sup>F. Messerschmitt, M. Kubicek, and J. L. Rupp, Adv. Funct. Mater. 25, 5117 (2015).
- <sup>54</sup>Y. Wu, S. Yu, B. Lee, and P. Wong, J. Appl. Phys. **110**, 094104 (2011).
- <sup>55</sup>Y. Nissan-Cohen, J. Shappir, and D. Frohman-Bentchkowsky, Solid State Electron. 28, 717 (1985).
- <sup>56</sup>J. C. Reiner, in *IEEE International Integrated Reliability Workshop Final Report* (IEEE, Fallen Leaf Lake, CA, USA, 2004), pp. 37–40.