# Reducing neutral point voltage fluctuation in NPC three- #### level active power filters 2 1 3 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 53 - Peng Qian 1\* Xiandong Ma 1 Guohai Liu 2 Zhaoling Chen 2 - Engineering Department, Lancaster University, Lancaster LA1 4YW, United Kingdom; p.qian @lancaster.ac.uk, xiandong.ma@lancaster.ac.uk - College of Electrical and Information Engineering, Jiangsu University, Zhenjiang, China; ghliu@ujs.edu.cn, czl908@126.com - \* Correspondence: p.qian @lancaster.ac.uk; Tel: +44 (0)1524 593700 **Abstract:** Shunt active power filters (SAPFs) have been widely used to improve power quality of the grid by mitigating harmonics injected from nonlinear loads. This paper presents a new method for improving the performance of SAPFs using neutral point clamped (NPC) three-level inverters. NPC three-level inverters often suffer excessive voltage fluctuations at the neutral-point of DC-link capacitors, which may damage switching devices and cause additional high harmonic distortion of the output voltage. In order to solve the problem, two compensating schemes are proposed to restrict voltage fluctuation in the inverters. The first is voltage dependent, adopting a voltage compensation method, while the second is current dependent, using a current compensation method. The paper describes the respective circuit architectures and principles of operation. Corresponding models are mathematically formulated and evaluated under typical balanced and unbalanced working load conditions. The results show that both schemes are able to alleviate considerably voltage oscillations and hence harmonic distortions, and the current compensated NPC inverter outperforms the voltage compensated NPC inverter. Consequently, it is shown that the proposed approaches are effective and feasible for improving power quality of the grid when connected to nonlinear loads. **Keywords:** shunt active power filter (SAPF), three-level inverter, neutral point clamped (NPC), DC-link, voltage compensation, current compensation # Symbols and abbreviations | 25 | Symbols and abbreviations | | | |----|---------------------------|----------------------------|--| | 26 | SAPF | Shunt active power filters | | | 27 | NPC | Neutral point clamped | | | 28 | DG | Distributed generation | | | 29 | PV | Photovoltaics | | | 30 | THD | Total harmonic distortion | | 31 Space voltage vector pulse-width modulation **SVPWM** 32 Voltage dependent NPC three-level inverter **VNPCI** 33 **CNPCI** Current controlled NPC three-level inverter 34 **IGBT** Insulated gate bipolar transistor 35 Three-phase alternating-current supply $u_{sa}$ , $u_{sb}$ , $u_{sc}$ 36 $i_{sa}$ , $i_{sb}$ , $i_{sc}$ Grid currents 37 Load currents $i_{La}, i_{Lb}, i_{Lc}$ 38 Compensation currents provided by the SAPF $i_{ca}, i_{cb}, i_{cc}$ 39 Neutral point voltage of the three-phase bridge arm $u_{\alpha}$ 40 Neutral point voltage of the DC-link capacitors $u_N$ 41 Voltage of the primary side of the transformer $u_c$ 42 Compensating voltage $u_b$ 43 DC-link voltage applied across the capacitors $u_s$ 44 $S_1, S_2, S_3, S_4$ IGBT power switches 45 Coupling transformer 46 L, C<sub>f</sub> LC filter 47 DC voltage applied to the single-phase full-bridge inverter $u_{dc}$ 48 Voltage output of the single-phase inverter $u_i$ 49 Current through the filter inductor $i_1$ 50 Transformer primary side current $i_2$ 51 Current through the filter capacitor $i_{cf}$ 52 $D_1$ Diode used to prevent reverse current flow $L_2$ , $C_3$ 54 Voltage input of the boost DC/DC converter $u_{dc1}$ 55 Voltage output of the boost DC/DC convertor $u_{dc2}$ | 56 | $i_{c3 m (off)}$ | Current in capacitor C <sub>3</sub> when switching device S <sub>5</sub> is turned off | |-----|--------------------|----------------------------------------------------------------------------------------| | 57 | $i_3$ | Current in the inductor $L_1$ | | 58 | $i_4$ | Compensating current | | 59 | $u_{LI({ m off})}$ | Voltage across the inductor $L_1$ when switching device $S_5$ is turned off | | 60 | $u_{L1(on)}$ | Voltage across inductor $L_1$ when switch $S_5$ is turned on | | 61 | D | Duty cycle of the switching device $S_5$ | | 62. | $K_{i}$ , $K_{i}$ | Parameters of the PI controller | #### 1. Introduction Recently, distributed generation (DG) installation has been significantly increased, due to the deregulation of utilities, environmental constraints, and concerns regarding climate change [1]. This type of power generation system, as shown in Fig. 1, can provide electric power at or on a site closer to end users. However, harmonic-related problems have become a key concern because DG generators, such as wind and photovoltaics (PV), are coupled to power electronic converters and nonlinear loads [2]. In this regard, shunt active power filters (SAPFs) are widely used to mitigate these harmonic distortion problems in the grid. Compared to traditional two-level voltage-source inverters used in SAPFs, three-level voltage-source inverters are able to bear higher voltage classes and operate with lower harmonic distortion and at lower switching frequencies. Three-level inverters therefore offer better performance, in particular for medium-voltage applications [3]. In terms of topological structure, three-level inverters can be classified as one of three distinct types, namely diode clamped multilevel inverters, clamping capacitor multilevel inverters, and isolated H-bridge multilevel inverters [4-5]. The neutral point clamped (NPC) three-level inverter [6] is classified as type of diode clamped multilevel inverters. The most commonly used NPC three-level inverter circuit [7-9] is shown in Fig. 2, where it is incorporated into a SAPF. A full description of the circuit will be given in subsequent sections. Figure 1. Schematic diagram of a distributed generation system In a NPC three-level inverter, the neutral point of the DC-link capacitors and the neutral point of the threephase bridge circuit are linked together directly. The neutral-point voltage of the three-phase bridge arm will vary because of the oscillation of the neutral-point voltage in the DC-link. The problem is inherent because there is a neutral-point current flowing into or out of the neutral points in the circuit [10-11]. The varying current causes a charge-discharge phenomenon associated with the capacitors through the neutral-points in the circuit, thus resulting in a fluctuation in the neutral-point voltage. Consequently, the voltage ripples produced will affect the capability of the NPC three-level inverter to work efficiently [12]. Furthermore, excessive fluctuations of the DC-link voltage increase voltage stresses on the switching devices and hence the total harmonic distortion (THD) of the output current, which may limit potential engineering applications of this type of inverter. There are three main factors that may cause oscillations in the neutral-point voltage in the DC-link branch. Firstly, the capacitance associated with the DC-link capacitors may become unbalanced after use for extended periods of time. DC link capacitors are required to endure high ripple currents leading to self-heating, which, in addition to high ambient operating temperatures, can result in the deterioration of the electrolyte material and the loss of electrolyte by vapour diffusion. Secondly, a critical factor for the inverter to work is delivery of the gate drive signals to the switching devices, as controlled by the switching frequency. Any switching delay will cause load current imbalance. Thirdly, nonlinear loads also cause harmonics to appear in the load current, which may in turn inject harmonics back to the inverter. Mathematical descriptions regarding the causes of voltage oscillations can be found in [13]. In order to solve these problems, three main methods have been investigated to alleviate voltage oscillations. The first is through the use of two independent DC sources to ensure a stable and constant DC voltage across the inverter. The method is expensive [14], because two independent DC sources require two isolation transformers. The second involves the design of improved control strategies, which are arguably the most widely used techniques at present [15-17]. Among the control strategies, the best known is the space voltage vector pulse-width modulation (SVPWM) method [18-22]. The control strategy proposed in [18] replaces the P-type or N-type small switching states with other switching states that do not affect the neutralpoint voltage. Reference [23] demonstrates the ability of the SVPWM method to balance the neutral point voltage for different regions of the space vector plane, while a new general model was introduced in [24] to investigate the theoretical and practical limitations of the balancing problems caused by space vector modulation. A control scheme based on a virtual space vector PWM method is proposed in [25] to control the neutral-point voltage fluctuation over the full range of the modulation index and load power factor, subject to the condition that the sum of the three-phase output currents equals zero. The third method reduces voltage oscillations through a change in circuit topology, as the solution by hardware circuit has its own advantages. This method incorporates auxiliary components in the traditional NPC three-level inverter circuit and has proved to be able to achieve good performance to suppress excessive neutral-point voltage fluctuation effectively at low cost [26]. In this paper, two new NPC three-level inverter topologies are proposed. The first is a voltage dependent NPC three-level inverter (VNPCI), which adopts a voltage compensation method to restrain the neutral point voltage fluctuation of the DC-link. The second method is a current controlled NPC three-level inverter (CNPCI) and uses a current compensation method. Both two new inverter topologies are incorporated in a SAPF. The remainder of this paper is organised as follows. The principle of the SAPF is described in Section 2. The circuit architectures, their principles of operation and mathematical models describing voltage and current dependent inverters are outlined in Section 3 and Section 4, respectively. Simulation results of the inverter models and the performance of the SAPF under typical balanced and unbalanced working load conditions are shown and discussed in Section 5. Conclusions and suggestions for future work are given in Section 6. # 2. Shunt active power filter (SAPF) Figure 2. A SAPF based on the neutral point clamped (NPC) three-level inverter Figure 2 shows a SAPF based on the NPC three-level inverter. In this figure, $u_{sa}$ , $u_{sb}$ , $u_{sc}$ are the three-phase alternating-current supplies; the load is nonlinear, generating harmonic currents; $i_{sa}$ , $i_{sb}$ , $i_{sc}$ and $i_{La}$ , $i_{Lb}$ , $i_{Lc}$ are grid currents and load currents, respectively; $i_{ca}$ , $i_{cb}$ , $i_{cc}$ are compensation currents provided by the SAPF, which are used to eliminate harmonic currents in the grid. The SAPF is essentially composed of two major components, namely a conventional NPC three-level inverter and an associated control scheme. In the inverter circuit, $K_1$ , $K_2$ , $K_3$ , $K_4$ are IGBT (insulated gate bipolar transistor) power switches, while DZ<sub>1</sub>, DZ<sub>2</sub> are clamp diodes; note that only the components of one inverter arm are labeled for simplicity. The DC bus voltage is split in half using two DC capacitors, $C_1$ and $C_2$ , and into three voltage levels, $u_s$ , 0, and $-u_s$ , via clamping diodes. The control scheme detects the load currents in real time, which are used to calculate command signals for the IGBT switches. The inverter then works as a signal amplification circuit, producing appropriate compensation currents. This compensation current is equal but opposite to the harmonic currents, which can be overlaid to the load currents, thus eliminating the harmonic currents generated by the nonlinear load. ### 3. Voltage compensated NPC inverter (VNPCI) # 3.1. Inverter circuit The schematic diagram of the VNPCI circuit is shown in Fig. 3. Essentially, the circuit consists of two parts. Power unit 1 is associated with the conventional NPC three-level inverter, as described in the preceding section. In order to reduce excessive neutral-point voltage fluctuations across the DC-link capacitors, this paper considers the application of an active voltage compensation method in which the controllable voltage source is used in series between the neutral point of the DC-link and the neutral point of the three-phase bridge circuit. This voltage source is used in order to compensate for voltage fluctuations across the three-phase bridge arm of the inverter. The voltage at the neutral-point of the three-phase bridge arm is detected in real time and compared with a reference voltage, producing an appropriate value for the compensation voltage. Subsequently, the voltage source generates an equal but opposite voltage, thus reducing the voltage fluctuation across the inverter. Power unit 2 is an active voltage compensation device, which in essence is a single-phase full-bridge inverter. The device works as a controllable voltage source and is connected in series between the neutral point of the three-phase bridge arm and the neutral point of the DC-link through a coupling transformer. The variables $u_o$ and $u_N$ denote the neutral point voltage across the three-phase bridge arm and the DC-link capacitors, respectively; $u_c$ and $u_b$ are the voltages across the primary and secondary sides of the transformer, respectively, for which $u_b$ is used as the compensating voltage; $u_s$ is the DC-link voltage applied across the capacitors. Figure 3. Schematic diagram of the voltage compensated NPC inverter ### 3.2. The active voltage compensation device Figure 4. Schematic diagram of the active voltage compensation device The voltage compensation device is shown in Fig. 4. It is composed of a single-phase, full-bridge inverter circuit, where $S_1$ , $S_2$ , $S_3$ , $S_4$ are IGBT power switches; T is the coupling transformer with a transformation ratio of n; the inductor L and the capacitor $C_f$ form a LC filter that removes unwanted switching harmonics from the inverter output. Now consider the mathematical model of the voltage compensation device. In the circuit illustrated in Fig. 4, $u_{dc}$ is a DC voltage applied to the single-phase full-bridge inverter; $u_i$ is the voltage output of the single-phase inverter; $i_1$ is the current through the filter inductor; $i_2$ is the transformer primary side current; $i_{cf}$ is the current passing through the filter capacitor. For an ideal transformer (i.e., no losses and no leakage flux between the primary and secondary windings), $$u_b = n \left( u_i - L \frac{di_I}{dt} \right) \tag{1}$$ Hence, for the NPC inverter shown in Fig. 3, the voltage due to the introduction of the compensating voltage $u_b$ can be obtained via the following equations. In the ideal situation, three-phase bridge arm voltage $u_o$ should be equal to the half DC-link voltage, i.e., $0.5 u_s$ . $$180 u_N - u_b = u_o (2)$$ $$u_N - n(u_i - L\frac{di_I}{dt}) = 0.5u_s \tag{3}$$ For the voltage output of the single-phase inverter $u_i$ $$u_i = S^* u_{dc} \tag{4}$$ where $S^*$ represents the switching function; if $S_1$ and $S_4$ are switched on while $S_2$ and $S_3$ are switched off, then $S^*=1$ ; if $S_1$ and $S_4$ are switched off while $S_2$ and $S_3$ are switched on, then $S^*=-1$ . Substituting (4) into (3) gives $$u_N - n(S^* u_{dc} - L \frac{di_I}{dt}) = 0.5u_s$$ (5) Therefore, the state equations of this active voltage compensation device can be described as, $$\frac{du_c}{dt} = \frac{1}{C_f} (i_I - i_2)$$ $$\frac{di_I}{dt} = \frac{1}{L} (u_i - u_c)$$ (6) The resulting control scheme of the active voltage compensation device is shown in Fig. 5. It illustrates the operating principle of active voltage compensation device as controlled by this scheme. In this diagram, the voltage $0.5u_s*(s)$ refers to half of the DC-link voltage under balanced capacitors; $u_n(s)$ is the DC-link neutral-point voltage measured in real time; $u_c*(s)$ is the reference compensating voltage; $u_i(s)$ is the output voltage of the single phase full bridge inverter circuit; $u_c(s)$ is the transformer primary side voltage; $i_1(s)$ is the current in the filter inductor; and $i_2(s)$ is the transformer primary side current. The compensating voltage $u_c*(s)$ is obtained by calculating the difference between the measured neutral-point voltage of DC-link and half of the ideal DC-link voltage. The error voltage between $u_c*(s)$ and $u_c(s)$ is then used for generating PWM signals based on the triangular wave modulation method, which are then used to control the voltage output of the single-phase inverter at a desired level. A PI controller, represented by $K_p+K_i/s$ , is used because it can provide a compensating voltage output more accurately, thus improving performance further. Figure 5. The control scheme for the active voltage compensation device #### 4. Current compensated NPC inverter (CNPCI) # 4.1. Inverter circuit As described above, the primary reason causing neutral-point voltage fluctuation across the DC-link is the current that flows in to or out of the neutral points in the circuit. The varying current will lead to charge-discharge phenomena associated with the capacitors through the neutral-points in the circuit, resulting in a fluctuation in the neutral-point voltage. The voltage fluctuation can be alleviated naturally through the use of an active current compensation scheme in which a controllable current source is connected in shunt with one of the DC capacitors. This controllable current source is used to compensate for the current flow between the neutral point of DC-link capacitors and the neutral point of three-phase bridge circuit. It can further suppress neutral-point voltage fluctuations because, if this scheme is applied effectively, there is approximately zero current flowing between the neutral points in the inverter. Figure 6. Schematic diagram of the current compensation NPC inverter The schematic diagram of CNPCI is shown in Fig. 6. It also consists of two parts: part 1 is the conventional NPC three-level inverter and part 2 is the proposed active current compensation device. The compensation device is essentially a boost DC/DC conversion circuit, which works as a current source. The current flowing between the neutral points of the inverter is detected in real time, and an equal but opposite current is then generated through the current compensation device, offsetting the current flow between the neutral points in the inverter. Thus, the charge-discharge phenomenon of DC capacitors through DC-link neutral-point can be restrained effectively. The effectiveness of the current compensation device relies on the voltage difference between the boost circuit and the DC-link, which is applied to the inductor ( $L_2$ in Fig. 6), thus producing a compensation current for the DC capacitor. 4.2. Inverter circuit Figure 7. Schematic diagram of the active current compensation device Fig. 7 shows the proposed active current compensation device, essentially a boost DC/DC converter circuit, where $S_5$ is the IGBT power switch; $D_1$ is a diode preventing reverse current flow; $L_1$ is a power inductor used for energy storage; $L_2$ and $C_3$ form a LC filter for the circuit. Now consider the mathematical model of the active current compensation device. In the circuit, $u_{dc1}$ is the voltage input of the boost DC/DC converter; $u_{dc2}$ is the voltage output of the boost DC/DC convertor; $u_N$ is the DC-link neutral-point voltage; $i_{c3}$ is the current in the capacitor $C_3$ ; $i_3$ is the current in the inductor $L_1$ ; $i_4$ is the compensating current. Suppose $i_{c3(off)}$ and $i_{c3(on)}$ are the current in capacitor $C_3$ when the switching device $S_5$ is off and on, respectively; $u_{L1(off)}$ is the voltage across the inductor $L_1$ when the switching device $S_5$ is off while $u_{L1(on)}$ is the voltage across the inductor $L_1$ when the switch $S_5$ is on. When the switching device S5 is turned on, the state equations of the current compensation device can be described as, 245 $$\begin{cases} L_{1} \frac{di_{3}}{dt} = u_{dcI} = u_{L_{I}(\text{on})} \\ C_{3} \frac{du_{dc2}}{dt} = i_{4} = i_{C_{3}(\text{on})} \end{cases}$$ (8) When the switching device S5 is turned off, the above equation can be writen as 247 $$\begin{cases} L_{1} \frac{di_{3}}{dt} = u_{dc1} - u_{dc2} = u_{L_{I}(\text{off})} \\ C_{3} \frac{du_{dc2}}{dt} = i_{4} - i_{3} = i_{C_{3}(\text{off})} \end{cases}$$ (9) During one switching cycle, $T_s$ , the average voltage across the inductor $L_1$ is, $$\bar{u}_{L_{I}} = \frac{1}{T_{S}} \left[ \int_{t}^{t+DT_{s}} u_{L_{I}(on)}(\tau) d\tau + \int_{t+DT_{s}}^{t+T_{s}} u_{L_{I}(off)}(\tau) d\tau \right]$$ (10) $$\frac{1}{250} \quad u_{L_l} = Du_{dcl} + (1 - D)(u_{dcl} - u_{dc2}) \tag{11}$$ where D represents the duty cycle of the switching device $S_5$ , i.e., the proportion of time during which $S_5$ is operated. During one switching cycle, the average current in the capacitor C<sub>3</sub> is equal to $$\bar{i}_{C_3} = \frac{1}{T_S} \left[ \int_t^{t+DT_s} i_{C_3(on)}(\tau) d\tau + \int_{t+DT_s}^{t+T_s} i_{C_3(off)}(\tau) d\tau \right]$$ (12) $$\bar{i}_{C_3} = Di_4 + (1 - D)(i_4 - i_3)$$ (13) It is well known that the average voltage across an inductor and the average current in a capacitor should be zero during a switching cycle. Hence, under steady state, the current compensation device can be described as follows A control scheme, designed for the active current compensation device, can be derived from this model, as shown in Fig. 8. In this circuit, $u_{dc2}(s)$ is the voltage output of the boost DC/DC converter; $u_N(s)$ is the DC-link neutral-point voltage measured in real time. The reference compensating current $i_c*(s)$ is obtained by the real-time detection of the current flowing between the neutral points of the inverter. The current $i_c(s)$ is the compensation current generated by the boost circuit. The error current between $i_c*(s)$ and $i_c(s)$ is then used to generate PWM signals. This signal is based on the triangular wave modulation method, producing a compensating current at the desired level. As with the voltage compensation scheme, a PI controller, represented by $K_p + K_i/s$ , is used because it generates a more accurate compensation current. Figure 8. The control scheme for the active current compensation device #### 5. Results and analysis # 5.1. The inverters Models of the voltage compensation device and the current compensation device have been built using Simulink SimPowerSystems, as described above and shown in Fig. 3 and Fig. 6, respectively. The parameters used in the models are given in Table 1. The DC-link voltage is 3 kV, a level commonly used in medium voltage power drives; the switching frequency for the NPC three-level inverter is 1 kHz; and the switching frequencies used to control the single-phase inverter for the voltage- and current-compensation device are both set to 10 kHz. In order to evaluate the dynamic performance of the proposed inverters, a nonlinear load is used in this study. This load consists of a three-phase rectifier with a resistive ( $4\Omega$ ) and inductive (15mH) load. The use of a nonlinear load increases the neutral-point voltage fluctuation of the DC-link, because the nonlinear load draws a current that is not necessarily sinusoidal, hence generating harmonic currents. The NPC three-level inverter is used with a constant voltage output control strategy, based upon space voltage vector modulation (SVPWM). The error voltage between the NPC three-level inverter output voltage and the reference voltage is processed by a PI controler, which is then used as the input signal for SVPWM to generate appropriate PWM signals. This control scheme has a higher efficiency for controlling the DC-side voltage than the equivalent sine pulse width modulation method. Table 1. Parameters used in the VNPCI and CNPCI inverters | Parameters of the V | NPCI | Parameters of the CNPCI | | | | | |--------------------------------------------|------------------------|-------------------------|--------|--|--|--| | Parameters | Value | Parameters | Value | | | | | $u_{dc}$ | 500 V | $u_{dc1}$ | 100 V | | | | | $C_{\rm f}$ | 50 μF | $L_1$ | 10 mH | | | | | L | 0.4 mH | $L_2$ | 0.5 mH | | | | | | | C <sub>3</sub> | 800 μF | | | | | Parameters of the NPC three-level inverter | | | | | | | | $u_s$ | 3000 V | | | | | | | $C_1, C_2$ | $f_1, C_2$ 500 $\mu$ F | | | | | | 301 In real world applications, the load can be either in a balanced or unbalanced condition. An unbalanced load added to the three phase output voltage of an inverter can result in greater fluctuations in the neutral-point voltage across the DC-link. In the simulation, the inverters are initially connected to a balanced nonlinear load, and resistive (8 $\Omega$ ) and inductive (1.5mH) loads are then applied between phase A and phase B in order to evaluate the dynamic performance of the proposed compensation devices under a unbalanced load condition. The unbalanced load occurs at 10.05 s and lasts for 0.05 s. Firstly, a conventional NPC three-level inverter, under balanced and unbalanced working load conditions, has been modelled and investigated. Fig. 9(a) and (b) show the waveform of the neutral-point voltage $u_0$ , the phase A to phase B voltage $u_{AB}$ of the conventional inverter. The neutral-point voltage fluctuation across the DC-link is severe, even in the balanced load condition; the range of the fluctuation reaches a value of 200V. During the unbalanced load condition, applied from 10.05s to 10.1s, it can be seen the neutral-point voltage fluctuation range increases to 300V. The THD (total harmonic distortion) of the output voltage waveform across the inverter is 45.30%. Voltage waveform of neutral-point voltage $u_o$ Voltage waveform of phase A to phase B voltage $u_{AB}$ Figure 9. Voltage waveforms of the conventional NPC in a load swell Fig. 10(a) and (b) show the waveform of the neutral-point voltage $u_0$ , the phase A to phase B voltage $u_{AB}$ of the proposed voltage compensated NPC inverter under the balanced and unbalanced working load conditions. With the voltage compensation device being added, the neutral-point voltage fluctuation of DC-link is suppressed effectively, being reduced to 40V. Similarly, an unbalanced load is applied at 10.05 s, lasting 0.05 s. The neutral-point voltage fluctuation of DC-link is reduced to 75V under the unbalanced load condition. The THD of output voltage of the inverter is 42.24%. 304 306 307 308 309 310 311 312 313 b. Voltage waveform of the phase A to phase B voltage $u_{AB}$ Figure 10. Voltage waveforms of the proposed VNPCI in a load swell Fig. 11(a) and (b) shows the neutral-point voltage $u_0$ , the phase A to phase B voltage $u_{AB}$ of the proposed current compensated NPC inverter under the balanced and unbalanced working load conditions. With the current compensation device being added, the neutral-point voltage fluctuation of DC-link is suppressed further to 18V. Under the unbalanced load condition between 10.05 s and 10.1 s, the neutral-point voltage fluctuation of DC-link is reduced to 25V. The THD of output voltage of the NPC three-level inverter is 42.08%. The results clearly show that the current compensated NPC inverter (CNPCI) has a better performance than the voltage compensated NPC inverter (VNPCI). Fig. 10 and Fig. 11 demonstrate that the CNPCI can restrict the neutral-point voltage fluctuation of the DC-link to 0.6% and 0.83%, respectively, when the CNPCI works under typical balanced and unbalanced working load conditions. However, the VNPCI restrains the neutral-point voltage fluctuation of DC-link to 1.2% and 2.3%, respectively, in the same conditions. The waveform comparison of neutral-point voltage $u_o$ produced in different condition is shown in Fig. 12. The effect of the switching frequency on the output performance was also investigated. It was found a frequency higher than 2 kHz can produce acceptable results but the use of 10 kHz switching frequency produced the best results although it might be too fast for the device to work at such a high voltage level. 336 a. Voltage waveform of neutral-point voltage $u_o$ 337 338 339 340 Voltage waveform of the phase A to phase B voltage $u_{AB}$ Figure 11. Voltage waveforms of the proposed CNPCI in a load swell **Figure 12.** Waveform comparison of the neutral-point voltage $u_0$ produced in the three inverter topologies 347 The VNPCI only eliminates the voltage fluctuation at the neutral-point of three-phase bridge arm; there is still fluctuation of the neutral-point voltage of the DC-link. This means the fluctuation problem cannot be eliminated thoroughly. However, the CNPCI can eliminate the neutral-point voltage fluctuation of the DC-link more effectively because the CNPCI offsets the current that flows between the neutral point of the DC-link capacitors and the neutral point of the three-phase bridge circuit in the inverter, which is the cause of the voltage fluctuation. In addition, for the VNPCI, an isolated transformer is required, which should be able to handle several harmonic components without entering to the saturation region in the primary side and handle secondary side voltage range quickly to compensate the zero sequence voltage generated at the NPC converter. A complicated control scheme is therefore needed to overcome these problems [27]. On the contrary, the CNPCI avoids using the isolated transformer; the cost to manufacture and assemble the CNPCI is therefore lower than the VNPCI; the CNPCI requires only one IGBT power switching device (the most expensive component in the circuit), while the VNPCI needs four IGBT power switches and a coupling transformer. Thus, the CNPCI offers a more cost-effective performance. The selection of PI control parameters were made by trial and error, aiming to achieve an optimal performance from tests. The proportional response can be adjusted by multiplying the error (i.e., the voltage difference in the case of the VNPCI and the current difference in the case of the CNPCI) by the proportional gain $K_p$ . The integral term in the PI controller is the sum of the instantaneous error over time, thus giving the accumulated offset, which is then multiplied by the integral gain $K_i$ . For the VNPCI, the selected value of $K_p$ and $K_i$ are 5 and 10, respectively, while, for the CNPCI, the selected value of $K_p$ and $K_i$ are 10 and 0.5, respectively. Results have shown that the use of these parameters can provide an improved performance of the controllers. ### 5.2. The shunt active power filters (SAPF) The two proposed inverters are now applied in the SAPF that is indispensable part of the grid system. The SAPFs incorporating with the current compensated NPC inverter and the voltage compensated NPC inverter have been built and simulated. One of the typical SAPF applications is in the AC 400V DG system [28]; but unlike the normal inverter, in order to satisfy the working condition in three phase power system, the DC link voltage of SAPF must be over 3 times higher than the phase voltage. Thus, the NPC three-level inverter is very suitable to apply in SAPF due to high DC link voltage. The parameters used in the model are defined as follows: DC link voltage of SAPF is 800V; supply fundamental frequency f = 50Hz; filter line inductance Ls= 2mH; other parameters used for the inverters are referred to Table 1. It is noteworthy that the use of a low DC link voltage, rather than the 3000V previously discussed, was to assess the performance of the proposed inverters for this particular application in SAPF. As mentioned above, nonlinear loads are often connected in the power grid and the load condition will affect the work efficiency of the NPC three-level SAPF. The SAPF is firstly connected to a balanced nonlinear load and then to an unbalanced load emulated by a resistive (8 $\Omega$ ) and inductive (1.5mH) load being applied between phase A and phase B. The unbalanced load also occurs at 10.05 s and lasts 0.05 s. Firstly, a SAPF based on the traditional NPC three-level inverter connected with the three phase nonlinear load, as shown in Fig. 2, has been investigated under the balanced and unbalanced working load conditions. Fig. 13 show the waveform of grid current of phase A, as an example. The grid current distorts heavily in both balanced and unbalanced load condition, and the THD of the grid current is 18.52%. Figure 13. Waveform of phase-A current of the power grid under the nonlinear load Fig. 14 shows the waveform of the filter output of phase A, i.e., the currents $i_{ca}$ , $i_{cb}$ and $i_{cc}$ as shown in Fig. 2, and the grid currents of the proposed VNPCI three-level SAPF, i.e., the currents $i_{sa}$ , $i_{sb}$ and $i_{sc}$ as shown in Fig. 2, under the typical balanced and unbalanced working load conditions. Essentially, the filter output currents are effective to compensate the harmonics being injected from nonlinear loads, hence improving the quality of the gird currents. The frequency component is dominant at 50 Hz while other harmonic components in phase-A current are now eliminated effectively. The THD of the grid current is reduced to 2.05%. Fig. 15 shows the waveform of the grid currents of the proposed CNPCI three-level SAPF under typical balanced and unbalanced working load conditions. It can be seen that the harmonic currents in phase A can be eliminated more effectively. The THD of the grid current is reduced further to 1.7%. a. Waveform of the phase-A current in the filter output b. Waveform of the phase-A current in the power grid **Figure 14.** Waveform of the phase-A currents in the filter output and the power grid empolying the proposed VNPCI three-level SAPF Figure 15. Waveform of the power grid currents employing the proposed CNPCI three-level SAPF ### 6. Conclusions The paper presents two new NPC three-level inverter topologies in order to eliminate excessive voltage fluctuation happened at the neutral-point of DC-link capacitors of the inverter. The first is voltage dependent, which adopts a voltage compensation method to restrain the neutral point voltage fluctuation. The second is current dependent, using a current compensation method to restrict the voltage fluctuation. The results show that both topologies can suppress the neutral-point voltage fluctuation of the DC-link effectively under typical balanced and unbalanced working load conditions. The current compensated NPC inverter outperforms the voltage compensated NPC inverter. Furthermore, these compensated NPC three-level inverters are applied to a shunt active power filter in the grid lines. It is shown that the proposed approaches are effective and feasible for eliminating harmonic currents and therefore improving power quality of the grid system when connected with nonlinear loads. Future work will focus on experimental testing of the proposed NPC three-level SAPFs to further verify their performance. Optimal selection of PI control parameters for the inverters will also be investigated in order to further optimize system performance under different load conditions. In addition, the application of the proposed current compensated NPC inverter is being considered in both a wind power generation system and a small grid system in the laboratory in order to address the power quality issues related to inverter-coupled generation and associated loads. #### 425 References - 426 1. Pepermans G, Driesen J, Haeseldonckx D, Belmans R, D'haeseleer W. Distributed generation: definition, 427 benefits and issues, Energy Policy 2005; 33: 787-798. - 428 Pouresmaeil E, Montesinos-Miracle D, Gomis-Bellmunt O, Sudrià-Andreu A. Instantaneous active and 429 reactive current control technique of shunt active power filter based on the three-level NPC inverter, 430 International Transactions on Electrical Energy Systems 2011; 21: 2007-2022. - 431 Allmeling J H. A control structure for fast harmonics compensation in active filters, IEEE Transactions on 432 Power Electronics 2004; 19(2): 508-514. - 433 4. Liang W, Donglai Z, Yi W, Bin W, Hussain S A. Power and voltage balance control of a novel three-phase 434 solid-state transformer using multilevel cascaded H-bridge inverters for microgrid applications, IEEE 435 Transactions on Power Electronics 2016; 31(4): 3289-3301. - 436 Roodsari B N, Nowicki E P. Fast space vector modulation algorithm for multilevel inverters and its 437 extension for operation of the cascaded H-bridge inverter with non-constant DC sources, IET Power - 438 Electronics 2013; 6: 1288-1298. - 439 Ke M, Frede B. The impact of power switching devices on the thermal performance of a 10 MW wind 440 power NPC converter, Energies, 2012; 5(7): 2559-2577. - 441 Muyeen S M, Takahashi R, Tamura J. Wind power and hydrogen generation system with cooperatively 442 controlled three-level NPC-VSC based energy capacitor, International Transactions on Electrical Energy 443 Systems 2010; 20: 1071-1081. - 444 Zaveri T, Bhalja B R, Zaveri N. Load compensation using DSTATCOM in three-phase, three-wire 445 distribution system under various source voltage and delta connected load conditions, International Journal 446 of Electrical Power & Energy System, 2012; 41: 34-43. - 447 Saad S, Zellouma L. Fuzzy logic controller for three-level shunt active filter compensating harmonics and 448 reactive power, Electric Power Systems Research 2009; 79: 1337-1341. - 449 10. Celanovic N, Boroyevich D. A comprehensive study of neutral-point voltage balancing problem in three-450 level neutral-point-clamped voltage source PWM inverters, IEEE Transactions on Power Electronics 2000; 451 15: 242-249. - 452 11. Ui-Min C., Frede B, Kyo-Beum L. Method to Minimize the Low-Frequency Neutral-Point Voltage 453 Oscillations With Time-Offset Injection for Neutral-Point-Clamped Inverters, IEEE Transactions on 454 Industry Applications, 2015; 51: 1678-1691. - 455 12. Rodriguez J, Bernet S. A Survey on Neutral-Point-Clamped Inverters, IEEE Transactions on Industrial 456 Electronics 2010; 57: 2219-2230. - 457 13. Helle L, Nielsen S M, Enjeti P. Generalized discontinuous DC-link balancing modulation strategy for three-458 level inverters Power Conversion Conference, Osaka, Japan, 2002; 2: 359-366. - 459 14. Yazdani A, Iravani R. Generalized state-space averaged model of the three-level NPC converter for 460 systematic DC-voltage-balancer and current-controller design, IEEE Transactions on Power Delivery, 2005; 461 20: 1105-1114. - 462 15. Zaragoza J, Pou J, Ceballos S, Robles E, Jaen C. Voltage-balance compensator for a carrier-based 463 modulation in the neutral-point-clamped converter, IEEE Transactions on Industrial Electronics, 2009; 56: 464 305-314. - 465 16. Ui-Min C, June-Seok L, Kyo-Beum L. New Modulation Strategy to Balance the Neutral-Point Voltage for 466 Three-Level Neutral-Clamped Inverter Systems, IEEE Transactions on Energy Conversion 2014; 29: 91-467 - 468 17. Pulikanti S R, Dahidah S A. Voltage balancing control of three-level active NPC converter using SHE-469 PWM, IEEE Transactions on Power Delivery 2011; 26: 258-267. - 470 18. Ghennam T, Berkouk E M, Francois B. A novel space-vector current control based on circular hysteresis 471 areas of a three-phase neutral point- clamped inverter, IEEE Transactions on Industrial Electronics 2010; 472 57: 2669-2678. - 473 19. Lewicki A, Krzeminski Z, Abu-Rub H. Space-vector pulse width modulation for three-level NPC converter 474 with the neutral point voltage control, IEEE Transactions on Industrial Electronics 2011; 58: 5076-5086. - 475 20. Xiyou C, Kazerani M. Space vector modulation control of an ac-dc-ac converter with a front-end diode 476 rectifier and reduced dc-link capacitor, IEEE Transactions on Power Electronics 2006; 21: 1470-1478. - 477 21. Huibin Z, Finney S J, Massoud A, Williams B W. An SVM algorithm to balance the capacitor voltages of 478 the three-level NPC active power filter, IEEE Transactions on Power Electronics 2008; 23: 2694-2702. - 479 22. Bouhali O, Francois B, Berkouk E M. DC link capacitor voltage balancing in a three-phase diode clamped 480 inverter controlled by a direct space vector of line-to-line voltages, IEEE Transactions on Power Electronics 481 2007; 22: 1636-1648. - 482 23. Dongsheng Z, Didier G. R. Experimental comparisons of space vector neutral point balancing strategies 483 for three-level topology, IEEE Transactions on Power Electronics 2001; 16: 872-879. - 484 24. Nikola C, Dushan B. A comprehensive study of neutral-point voltage balancing problem in three-level neutral-point-clamped voltage source PWM inverters, IEEE Transactions on Power Electronics 2000; 15: 242-249. - 487 25. Sergio B, Josep B, Dushan B, Sergio S. The nearest three virtual space vector PWM—A modulation for the comprehensive neutral-point balancing in the three-level NPC inverter, IEEE Power Electronics Letters 2004; 2: 11-15. - 490 26. Mishra M K, Joshi A, Ghosh A. Control schemes for equalization of capacitor voltages in neutral clamped shunt compensator, IEEE Transactions on Power Delivery 2003; 18: 538-544. - 492 27. Yong L, Yanjian P, Fang L, Denis S, Daniil P, Chonggan L, Long L, Yijia C. A controllably inductive 493 filtering method with transformer-integrated linear reactor for power quality improvement of shipboard 494 power system, IEEE Transactions on Power Delivery, 2016. - 495 28. Shengwei L, Yongli L, Jingliao S, Qiang J, Xuguang L. A novel control algorithm for inverter-based distributed generation in unbalanced three phase power systems, International Conference on Sustainable Power Generation and Supply, Nanjing, China, 2009; 1-6.