## Self-Aligned, Gated Arrays of Individual Nanotube and Nanowire Emitters

L. Gangloff,<sup>†</sup> E. Minoux,<sup>†</sup> K. B. K. Teo,<sup>‡</sup> P. Vincent,<sup>†</sup> V. T. Semet,<sup>§</sup> V. T. Binh,<sup>§</sup> M. H. Yang,<sup>‡</sup> I. Y. Y. Bu,<sup>‡</sup> R. G. Lacerda,<sup>‡</sup> G. Pirio,<sup>†</sup> J. P. Schnell,<sup>†</sup> D. Pribat,<sup>†</sup> D. G. Hasko,<sup>II</sup> G. A. J. Amaratunga,<sup>‡</sup> W. I. Milne,<sup>‡</sup> and P. Legagneux<sup>\*,†</sup>

THALES R&T France, Domaine de Corbeville, Orsay 91404, France, Department of Engineering, University of Cambridge, Trumpington Street, Cambridge CB2 1PZ, UK, Equipe Emission Electronique, LPMCN-CNRS, Université Claude Bernard Lyon 1, Villeurbanne 69622, France, and Microelectronics Research Centre, Cavendish Laboratory, University of Cambridge, Madingley Road, Cambridge CB3 0HE, UK

Received April 23, 2004; Revised Manuscript Received June 29, 2004

## ABSTRACT

We demonstrate the production of integrated-gate nanocathodes which have a single carbon nanotube or silicon nanowire/whisker per gate aperture. The fabrication is based on a technologically scalable, self-alignment process in which a single lithographic step is used to define the gate, insulator, and emitter. The nanotube-based gated nanocathode array has a low turn-on voltage of 25 V and a peak current of 5  $\mu$ A at 46 V, with a gate current of 10 nA (i.e., 99% transparency). These low operating voltage cathodes are potentially useful as electron sources for field emission displays or miniaturizing electron-based instrumentation.

One-dimensional structures, such as carbon nanotubes and nanowires, exhibit excellent field emission properties<sup>1-4</sup> and thus are the subject of intense research into their application as potential electron sources in various vacuum electronic applications. Their favorable field emission characteristics arise from the fact that nanotubes and nanowires are both high in aspect ratio and whisker-like in shape; this is the most effective tip structure for maximizing the geometrical field enhancement when compared with common conical tip shapes such as sharpened, spheroidal, and pyramidal.<sup>5</sup> Recently, it has been demonstrated that nanotube electron sources can in fact deliver high brightness electron beams  $(10^9 \text{ Am}^{-2} \text{ sr}^{-1} \text{ V}^{-1} \text{ s}, \text{ one order better than today's state$ of-the-art Schottky or field emission sources) with a small energy spread (0.2-0.3 eV);<sup>6</sup> these are very desirable properties indeed for sources employed in electron optic/ microscopy applications. This paper investigates carbon nanotubes prepared by plasma-enhanced chemical vapor deposition (PECVD)<sup>7-9</sup> and silicon nanowires prepared by the vapor-liquid-solid method,<sup>10</sup> and their integration into gated cathodes. The key advantages of these two techniques, compared with other deposited or etched tips, is that (1) the diameter of the structures is controlled by the catalyst size,<sup>11,12</sup> (2) the height is controlled by synthesis time, 9(3) the growth

orientation can be controlled to be perpendicular to the substrate surface, and (4) the location of the nanotube/ nanowire can be controlled by catalyst placement through lithographic means. In our previous work, we showed that carbon nanotubes can be deterministically fabricated with typical standard deviation in the diameter and height of 4.1% and 6.3%, respectively, leading to excellent emitter uniformity as determined by electrical measurements.<sup>11,13</sup>

In applications such as field emission lamps<sup>14</sup> and gas discharge tubes,<sup>15</sup> electron emission is used in a diode-type configuration where high voltage (approximately  $\pm 1000$  V) is applied at the anode to extract the electrons from the emitter. However, for field emission displays (FEDs), microwave amplifiers, and microelectron source instruments (e.g., parallel electron beam lithography, miniature scanning electron microscope), a "triode" type arrangement with an additional integrated extraction gate electrode is preferred. By integrating the gate, the gate-to-emitter distance can be substantially reduced and hence the voltage required for controlling electron emission is also reduced to few tens of volts. This subsequently reduces the power, complexity, and cost of the gate drive/modulation circuitry. Various integrated gate cathodes using *multiple* carbon nanotubes per aperture have been demonstrated.<sup>16–17,18,19</sup> For some applications, such as microelectron beams for lithography and microscopy, the fabrication of *individual* emitter gated cathodes is required. The feasibility of a single, conical-shaped carbon nanofiber cathode has been demonstrated,<sup>20</sup> but no fabrication yield

NANO

<sup>\*</sup> Corresponding author. E-mail: pierre.legagneux@thalesgroup.com.

<sup>&</sup>lt;sup>†</sup> THALES R&T France.

<sup>&</sup>lt;sup>‡</sup> Department of Engineering, University of Cambridge.

 <sup>&</sup>lt;sup>§</sup> Université Claude Bernard Lyon 1.
 <sup>II</sup> Cavendish Laboratory, University of Cambridge.



Figure 1. The self-aligned process for fabricating integrated gate, individual nanotube/nanowire cathodes. (a) A resist hole is first patterned on a gate electrode/insulator/emitter electrode sandwich. (b) The gate and insulator material are then isotropically etched. (c) A thin film of catalyst, and diffusion barrier (if required), are deposited on the structure. (d) A lift-off is then performed to remove the unwanted catalyst on top of the gate followed by the nanotube/ nanowire growth inside the gate cavity.

or emission properties for an array of such emitters has been reported. In nanowire literature, the fabrication of vertical silicon nanowire arrays has been achieved,<sup>21</sup> but the integration of nanowires into a cathode has not yet been demonstrated. Hence, it is the aim of this work to show the direct integration of arrays of ideal, whisker-shaped, emitters of carbon nanotubes or silicon nanowires into gated cathodes using a simple self-aligned process that is technologically scalable.

The self-aligned process, for the carbon nanotube cathode, begins with the fabrication of a sandwich structure containing gate electrode (250 nm n-doped polysilicon), on insulator (1  $\mu$ m silicon dioxide), on emitter electrode (100 nm TiW/ Mo/TiW metal). An array of 300 nm diameter holes (20 000 in total), with a pitch of 5  $\mu$ m, is then patterned using e-beam lithography (Figure 1a showing a single resist hole) on top of the sandwich. A reactive ion etching step using  $SF_6$  gas at 40 mTorr is used to isotropically etch the polysilicon gate to form an 800 nm aperture. The silicon dioxide insulator is then isotropically etched in buffered hydrofluoric acid (Figure 1b). Both gate and insulator are overetched to produce an undercut so as to prevent emitters from touching the gate and the silicon dioxide from being charged during field emission. A 15 nm thick conductive TiN layer is then deposited by sputtering, followed by 7 nm of Ni, which acts as a catalyst for carbon nanotube growth (Figure 1c). The role of the TiN is to prevent Ni diffusion into the back metal electrode during carbon nanotube growth. It must be pointed out that the resist hole defines the gate, insulator, and emitter position and thus these features are "self-aligned". The unwanted TiN and Ni over the gate are then removed by lifting off the e-beam resist. Carbon nanotubes are then grown by PECVD using a mixture of C<sub>2</sub>H<sub>2</sub> and NH<sub>3</sub> (54: 200 sccm, respectively) at 5 mbar, 675 °C, with -600 V sample bias (Figure 1d). This process typically produces



Figure 2. (a) Array of carbon nanotubes, with 5  $\mu$ m pitch, deposited by PECVD of C<sub>2</sub>H<sub>2</sub>:NH<sub>3</sub> at 675 °C for 15 min. (b) Top view of the integrated gate carbon nanotube cathode. The pitch of the gate apertures is 5  $\mu$ m. The nanotube appears as a bright dot in each gate aperture. The dark contrast around the gate (within the dotted circle) arises from absence of the underlying SiO<sub>2</sub> insulator which has isotropically underetched. (c) Cross section SEM view of the integrated gate carbon nanotube cathode, showing the gate electrode, insulator, emitter electrode, and vertically standing nanotube (CN). The isotropic etching of the gate and the insulator prevent short circuits between the gate and emitter.

straight, vertically aligned carbon nanotubes (Figure 2a, deposition time 15 min). Structurally, these nanotubes have multiple graphitic walls (20-40) but are not completely hollow and have bamboo-like periodic closures along the stem<sup>11</sup> and hence are also termed multiwalled carbon nanofibers in the literature. Figures 2b and c show the carbon nanotubes selectively grown inside the self-aligned gated structure (deposition time 3 min). The deposition time was chosen to grow carbon nanotubes with their apex approximately equal in height to the extraction gate (i.e., 1  $\mu$ m) as this is the optimal configuration for gated cathodes.<sup>22</sup>

The number of carbon nanotubes per aperture depends directly on the Ni catalyst dot size, and previous work has shown that 7 nm thick Ni dots from 100 to 300 nm have a single nanotube yield of 100%-88%, respectively,<sup>11</sup> The single nanotube yield decreases as the Ni dot size increases because the probability of a Ni cluster splitting to form multiple nanotubes is higher for larger clusters. Note also in the self-aligned process, both the TiN diffusion barrier (under the catalyst) and the Ni catalyst are patterned simultaneously. The nanotube can be formed only on the TiN diffusion barrier since any Ni outside the TiN area would alloy with Ti/W electrode, which yields no nanotube growth. This means that the nanotube will essentially be confined within the patterned diffusion barrier. As a 300 nm diameter resist hole is used here, the maximum misalignment within the diffusion barrier area is thus  $\pm 150$  nm. Figure 2c shows the tilted view of a carbon nanotube nanocathode after growth. One can see that the individual nanotubes are well centered with respect to the gate aperture. Statistical study over 100 emitters on the sample showed that individual growth occurred in 90% of the apertures (cf. 88% obtained for individual growth from 300 nm dots on flat surfaces<sup>11</sup>) with the remaining 10% of the apertures containing double/multiple nanotubes. Furthermore, the maximum misalignment between gate and emitter did not exceed the expected 150 nm for 80% of the emitters (Figure 2b). Key advantages of this process are that no postprocessing of the emitters is required and that the carbon nanotubes inside the gated cathode are essentially identical to those grown on a flat substrate.

To realize the gated device integrating silicon nanowires, essentially the same self-aligned procedure is performed, except the emitter electrode is now silicon (111) substrate (cf. TiW/Mo/TiW for nanotube cathode), 50 nm thick gold dots are used as the catalyst (cf. TiN/Ni for nanotube cathode), and no diffusion barrier layer is needed. After the self-aligned process, the silicon nanowires are grown by the vapor-liquid-solid method<sup>10</sup> using a mixture of SiH<sub>4</sub> and HCl (40:600 sccm, respectively) in 100 L/min H<sub>2</sub> flow, at 800 °C and 1000 mbar. Figure 3a shows an array of silicon whiskers from the growth process (deposition time 4 min). This process produces vertically aligned arrays of silicon nanowires that are relatively homogeneous in terms of height and diameter but, as our current growth conditions are not fully optimized yet, some wires exhibit kinks due to a crystallographic change in direction during growth. As demonstrated in Figure 3b, this self-aligned process is indeed capable of producing integrated gate silicon nanowire-based cathodes (deposition time 1 min) with also a good uniformity in height and diameter. Although a large proportion of these integrated gate cathodes contain a single nanowire, some kinked nanowires are seen to short circuit the gate and instances of multiple nanowires per gate aperture have been



**Figure 3.** (a) Array of silicon nanowires, with 5  $\mu$ m pitch, deposited by CVD of SiH<sub>4</sub>:HCl:H<sub>2</sub> at 800 °C. (b) Array of integrated gate silicon nanowire cathodes fabricated using the self-aligned process.

observed. As our current nanowire process does not use any dopant gases, the silicon nanowires deposited were intrinsic/ nonconductive and thus were not suitable for further electrical characterization.

Using a scanning anode field emission microscope (SAFEM), field emission measurements were performed on an integrated gate carbon nanotube cathode containing 100  $\times$  100 apertures with 5  $\mu$ m pitch. As shown in Figure 4, the gate electrode was grounded and, during field emission, the emitter electrode was driven negatively using a dc voltage  $(V_{\rm G})$  to extract electrons from the carbon nanotube emitters. A 250  $\mu$ m diameter Pt–Ir scanning probe ball, attached to a 5-degree of liberty  $(X, Y, Z, \theta, \phi)$  piezo-driven mechanical displacement system, was moved 100  $\mu$ m directly above the gated array and biased at a constant +100 V dc to provide a small external field (1 V/ $\mu$ m) to collect the emitted electrons (measured as anode current,  $I_A$ ). The base pressure of the analysis chamber was  $10^{-8}$  to  $10^{-9}$  Torr. Further details on performing emission measurements using this scanning probe ball system is described in ref 23. As shown in Figure 5a, the initial turn-on voltage (the  $V_{\rm G}$  required to produce 1 nA detectable emission at the anode) was 8 V; however, this characteristic showed current saturation ( $\sim 1 \mu A$ ) at  $\sim 50 V$ . This characteristic is typical for emitters that have surface adsorbates present at their tips. Field emission with an adsorbate-covered emitter begins at small localized areas that have the smallest work function or through adsorbates' resonant tunneling states as discussed by Dean et al.24 and Bonard et al.,<sup>25</sup> hence giving rise to the low turn-on voltage. During field emission, these adsorbates constantly rearrange themselves due to electric field-driven surface diffusion which cause current instability, as is observed in the I-Vcharacteristics of Figure 5a. The emission current saturates as these adsorbates do not support high current emission. By applying further I-V cycles at a maximum of 90 V applied/10  $\mu$ A drawn, these surface adsorbates are field evaporated and the measurements exhibit stable, classical



**Figure 4.** Field emission measurement apparatus. (a) Schematic of the system showing the electrical connections and the measured/varied quantities in the experiment. On the cathode, the gate electrode is grounded and the emitter electrode is varied negatively (0–90 V dc). A ball shaped anode, positioned directly above the integrated gate carbon nanotube cathode, is biased positively to generate a small, attractive field to collect emitted electrons and measure them as the anode current. (b) Photograph of the apparatus showing the ball shape anode directly above the cathode. (c) Photograph of two integrated gate carbon nanotube cathodes, fabricated on 10 × 10 mm silicon chips, with the active emitting area in the center.

Fowler–Nordheim field emission behavior with a turn-on at 25 V and peak current of 5  $\mu$ A at 46 V applied (Figure 5b). The measured gate current ( $I_G$ ) at 40–50 V gate voltage was only 40 nA; this corresponds to a gate transparency of ~99%.

To obtain the straight Fowler-Nordheim fit shown in the inset of Figure 5b, we used the modified Fowler-Nordheim equation developed by Spindt and Brodie to describe gated cathodes,<sup>26</sup>  $I = aV^2 \exp(-b/V)$ , with  $a = 6 \times 10^{-5}$  Amps V<sup>-2</sup> and b = 475 V. Using the relation  $b = 6.44 \times 10^{7}/\gamma$  $\phi^{1.5}$  and assuming a work function  $\phi$  of 4.9 eV<sup>27</sup> for multiwall nanotubes, the geometrical field forming factor of the cathode,  $\gamma$ , is determined to be  $1.47 \times 10^6$  cm<sup>-1</sup> (= 147)  $\mu m^{-1}$ ). This value is comparable to other types of integrated gate cathodes<sup>26</sup> and physically means that for every 1 V applied to the gate, the apex of the emitter experiences a local electric field of 147 V/ $\mu$ m. It is this large geometrical field forming factor that enables electron emission at low gate voltages; this allows lower complexity/cost driver electronics to be used for modulating the electron beam in applications.

In conclusion, we have fabricated and tested a gated array of individual carbon nanotubes. Using 300 nm lithography



**Figure 5.** (a) Field emission measurements of the as-deposited integrated gate carbon nanotube cathode. A very low turn-on voltage is observed (8 V) but the current exhibits saturation and instabilities at high voltages. Such characteristics are indicative of emitters affected by adsorbates as discussed in the text. The inset shows the I-V curve plotted in Fowler–Nordheim coordinates, but no fit can be derived from adsorbate-affected emission characteristics. (b) After several I-V cycles, the adsorbates on the emitters have been field evaporated and the cathode has a stable characteristic with a turn-on of 25 V and a maximum current of 5  $\mu$ A at 46 V. As shown in the inset, the I-V characteristic can be well fitted to a straight line in Fowler–Nordheim coordinates, indicating classical Fowler–Nordheim field emission behavior.

for the carbon nanotube process, the emitter misalignment to the central axis was below 150 nm for 80% of the emitters. A low turn-on voltage of 25 V and a peak current of 5  $\mu$ A at 46 V were measured for a carbon nanotube gated cathode (10 000 apertures). The self-aligned process was also used to integrate silicon nanowires into a gated structure. Thus, the self-aligned process presented here is flexible and indeed can be generalized and applied to new and emerging whiskerlike nanomaterials (e.g., ZnO, InP) to construct low-voltage gated cathodes. Note that the self-aligned process essentially uses an array of holes in resist, which can be relatively easily fabricated on a large scale today using either nanoimprint<sup>28</sup> or laser interferometry.<sup>29</sup> Coupling these lithography techniques with conventional etching processes for forming the gate aperture, sputter deposition for catalyst deposition, and chemical vapor deposition processes for nanotube/nanowire deposition, this self-aligned process is indeed promising for wafer/large-scale manufacturing of low-voltage individual nanotube/nanowire electron sources.

Acknowledgment. This work was funded by the EC project Nanolith. K.B.K.T. also acknowledges support of Christ's College Cambridge.

## References

- Nilsson, L.; Groening, O.; Emmenegger, C.; Kuettel, O.; Schaller, E.; Schlapbach, L.; Kind, H.; Bonard, J.-M.; Kern, K. *Appl. Phys. Lett.* 2000, *76*, 2071–2073.
- (2) Wei, L.; Baoping, W.; Linsu, T.; Hanchun, Y.; Yan, T.; Changchun, Z. J. Vac. Sci. Technol. B 2000, 18, 2704–2709.
- (3) Au, F. C. K.; Wong, K. W.; Tang, Y. H.; Zhang, Y. F.; Bello, I.; Lee, S. T. Appl. Phys. Lett. 1999, 75, 1700–1702.
- (4) Lee, C. J.; Lee, T. J.; Lyu, S. C.; Zhang, Y.; Ruh, H.; Lee, H. J. Appl. Phys. Lett. 2002, 81, 3648–3650.
- (5) Utsumi, T. IEEE Trans. Electron Dev. 1991, 38, 2276-2283.
- (6) De Jonge, N.; Lamy, Y.; Schoots, K.; Oosterkamp, T. H. *Nature* 2002, 420, 393–395.
- (7) Huang, Z. P.; Xu, J. W.; Ren, Z. F.; Wang, J. H.; Siegal, M. P.; Provencio, P. N. Appl. Phys. Lett. **1998**, 73, 3845–3847.
- (8) Merkulov, V. I.; Lowndes, D. H.; Wei, Y. Y.; Eres, G.; Voelkl, E. Appl. Phys. Lett. 2000, 76, 3555–3557.
- (9) Chhowalla, M.; Teo, K. B. K.; Ducati, C.; Rupesinghe, N. L.; Amaratunga, G. A. J.; Ferrari, A. C.; Roy, D.; Robertson, J.; Milne, W. I. J. Appl. Phys. 2001, 90, 5308–5317.
- (10) Wagner, R. S.; Ellis, W. C. Appl. Phys. Lett. 1964, 4, 89-90.
- (11) Teo, K. B. K.; Lee, S.-B.; Chhowalla, M.; Semet, V.; Binh, V. T.; Groening, O.; Castignolles, M.; Loiseau, A.; Pirio, G.; Legagneux, P.; Pribat, D.; Hasko, D. G.; Ahmed, H.; Amaratunga, G. A. J.; Milne, W. I. *Nanotechnology* **2003**, *14*, 204–211.
- (12) Cui, Y.; Lauhon, L. J.; Gudiksen, M. S.; Wang, J.; Lieber, C. M.; *Appl. Phys. Lett.* **2001**, *78*, 2214–2216.
- (13) Semet, V.; Vu, T. B.; Vincent, P.; Guillot, D.; Teo, K. B. K.; Chhowalla, M.; Amaratunga, G. A. J.; Milne, W. I.; Legagneux, P.; Pribat, D. Appl. Phys. Lett. 2002, 81, 343–345.

- (14) Bonard, J.-M.; Stöckli, T.; Noury, O.; Châtelain, A. Appl. Phys. Lett. 2001, 78, 2775–2777.
- (15) Rosen, R.; Simendinger, W.; Debbault, C.; Shimoda, H.; Fleming,
  L.; Stoner, B.; Zhou, O. Appl. Phys. Lett. 2000, 76, 1668–1670.
- (16) Chung, D.-S.; Park, S. H.; Lee, H. W.; Choi, J. H.; Cha, S. N.; Kim, J. W.; Jang, J. E.; Min, K. W.; Cho, S. H.; Yoon, M. J.; Lee, J. S.; Lee, C. K.; Yoo, J. H.; Kim, J.-M.; Jung, J. E.; Jin, Y. W.; Park, Y. J.; You, J. B. *Appl. Phys. Lett.* **2002**, *80*, 4045–4047.
- (17) Hsu, D. S. Y. Appl. Phys. Lett. 2002, 80, 2988-2990.
- (18) Bower, C.; Zhu, W.; Shalom, D.; Lopez, D.; Chen, L. H.; Gammel, P. L.; Jin, S. Appl. Phys. Lett. 2002, 80, 3820–3822.
- (19) Pirio, G.; Legagneux, P.; Pribat, D.; Teo, K. B. K.; Chhowalla, M.; Amaratunga, G. A. J.; Milne, W. I. *Nanotechnology* **2002**, *13*, 1–4.
- (20) Guillorn, M. A.; Melechko, A. V.; Merkulov, V. I.; Hensley, D. K.; Simpson, M. L.; Lowndes, D. H. *Appl. Phys. Lett.* **2002**, *81*, 3660– 3662.
- (21) Westwater, J.; Gosain, D. P.; Tomiya, S.; Usui, S.; Ruda, H. J. Vac. Sci. Technol. B 1997, 15, 554–557.
- (22) Spindt, C. A.; Brodie, I.; Humphrey, L.; Westerberg, E. J. Appl. Phys. 1996, 47, 5248–5263.
- (23) Binh, V. T.; Semet, V.; Dupin, J. P.; Guillot, D. J. Vac. Sci. Technol. B 2001, 19, 1044–1050.
- (24) Dean, K. A.; Chalamala, B. R. Appl. Phys. Lett. 2000, 76, 375– 377.
- (25) Bonard, J.-M.; Salvetat, J.-P.; Stockli, T.; Forro, L.; Châtelain, A. Appl. Phys. A 1999, 69, 245–254.
- (26) Brodie, I.; Spindt, C. Adv. Electron. Electron Phys. 1992, 83, 1.
- (27) Groening, O; Kuttel, O. M.; Emmeneggar, Ch; Groening, P.; Schlapbach, L. J. Vac. Sci. Technol. B 2000, 18, 665–678.
- (28) Mårtensson, T.; Carlberg, P.; Borgström, M.; Montelius, L.; Seifert, W.; Samuelson, L. *Nano Lett.* **2004**, *4*, 699–702.
- (29) Choi, J. O.; Akinwande, A. I.; Smith, H. I. J. Vac. Sci. Technol. B 2001, 19, 900–903.

NL049401T