

Missouri University of Science and Technology Scholars' Mine

Electrical and Computer Engineering Faculty Research & Creative Works

**Electrical and Computer Engineering** 

01 Jul 2007

# SPICE-Compatible Cavity and Transmission Line Model for Power Bus with Narrow Slots

Gang Feng

Yaojiang Zhang Missouri University of Science and Technology, zhangyao@mst.edu

James L. Drewniak *Missouri University of Science and Technology*, drewniak@mst.edu

Lin Zhang

Follow this and additional works at: https://scholarsmine.mst.edu/ele\_comeng\_facwork

Part of the Electrical and Computer Engineering Commons

## **Recommended Citation**

G. Feng et al., "SPICE-Compatible Cavity and Transmission Line Model for Power Bus with Narrow Slots," *Proceedings of the IEEE International Symposium on Electromagnetic Compatibility (2007, Honolulu, HI)*, Institute of Electrical and Electronics Engineers (IEEE), Jul 2007. The definitive version is available at https://doi.org/10.1109/ISEMC.2007.208

This Article - Conference proceedings is brought to you for free and open access by Scholars' Mine. It has been accepted for inclusion in Electrical and Computer Engineering Faculty Research & Creative Works by an authorized administrator of Scholars' Mine. This work is protected by U. S. Copyright Law. Unauthorized use including reproduction for redistribution requires the permission of the copyright holder. For more information, please contact scholarsmine@mst.edu.

# SPICE-Compatible Cavity and Transmission Line Model for Power Bus with Narrow Slots

Gang Feng, Yao Jiang Zhang, James L. Drewniak

EMC Lab, Dept. Electrical & Computer Engineering University of Missouri-Rolla, Rolla, MO 65401 Email: gfxq2@umr.edu Lin Zhang Lorentz Solution, Inc Milpitas, CA 95035, USA Email: lzhang@lorentzsolution.com

*Abstract*—Segmental lumped circuits are derived from coupled transmission line model for a narrow slot on the power bus. Both electric and magnetic coupling are taken into account by distributed inductances and capacitances. Then a SPICE-compatible circuit model for the power bus with the narrow slot is proposed. In this model, the segmental lumped circuits are connected to the equivalent circuit, which is derived by a hybrid cavity model and segmentation method for irregular power/ground planes. The model is validated by comparing with the calculations of finite element method (FEM) for the self or mutual impedances of the two port networks located in the power bus.

#### I. INTRODUCTION

Power bus noise is becoming one of the major power integrity (PI) concerns due to high digital logic switching rate and layer transition of high-speed signal traces[1]. Decoupling capacitors are usually used to reduce the impedance of the power/ground planes, and thus stabilize the power supply voltage in high-speed, high trace density package or PCB design [2]-[5]. Power/ground plane segmentation or power islands are another popular technique to isolate the power noise [6][7]. On the other hand, various digital logic levels result in different voltage power supplies. Mixed digital and analog circuit design also requires separation of digital power/ground planes and its analog counterparts. This naturally results in some slots on power/ground pairs. Therefore, an analysis of a power bus with slots or a splitting are crucial in high-speed PCB or package designs.

Power bus with slots has been analyzed by a number of rigorous numerical methods. Mixed-potential integral equation method for multilayered structures was adopted in [8]. the hybrid finite element and the method of moments (MoM) is also used for gapped power bus structures [9]. While these numerical solutions are very flexible and accurate, they are relatively time-consuming, and thus not very friendly for engineering applications. A SPICE-compatible model is more preferable to a digital design engineer than full-wave approaches. For this reason, cavity model has been extensively used in power bus analysis, as it can lead to an equivalent circuit consisting of lumped resistance, capacitance and inductance [10][11]. With the aid of the segmentation method, the cavity model can be extended to more general shaped power buses [12]. Recently, several authors proposed lumped circuits to model the coupling effects along two sides of a slot [14],[15]. Comparing with

the full-wave approaches, lumped circuit model provides more insights on the physics of coupling and usually takes less computation time.

In this paper, a SPICE-compatible model is proposed by using a resonant cavity model and coupled transmission lines representing the regular power/ground plane and slots, respectively. Moreover, the segmentation method is employed to make the cavity model capable of simulating more general cavity structures. To employ this model, the power bus with a narrow slot is first divided into several large regular portions and a small part along the slot. The regular portion of the power bus can be modelled as resonant cavities, and their impedance properties are easily calculated via summation of the corresponding cavity modes [10]. On the other hand, the slot is viewed as a coupled microstrip line [16]. Through the even and odd mode analysis, the distributed inductances and capacitances are extracted and expressed by analytical formulas related to the structure's geometry and dielectric properties.

It is worthy to note that this research work is motivated by the previous paper of one of the co-authors [16]. In that paper, the main concept of the transmission line model is proposed. The present paper contains the detailization of implementation. Moreover, a new point of view on the drawback of the model is provided, and an improvement path is suggested for the further development.

#### II. FORMULATION OF CAVITY AND DISTRIBUTED CIRCUIT MODEL

A schematic of a rectangular power/ground plane with a narrow slot is shown in Fig. 1. The dimensions are depicted. Between the power and ground plane there is a lossy dielectric material with relative permittivity  $\varepsilon_r$  and loss tangent  $\tan \delta$ . Two ports are located at the points  $(x_1, y_1)$  and  $(x_2, y_2)$ , respectively.

To calculate the self and mutual impedance at the ports 1 and 2, the power bus is divided into three rectangular cavities A, B and C, and one coupled microstrip line, as shown in Fig.1 by dashed lines. In the segmentation method, many internal ports are set along the connection boundary of two cavities. Each port is connected directly with its counterpart in another cavity to assure the continuity of tangential fields along the boundary. While cavity-to-cavity connection has



Fig. 1. The example structure analyzed

been solidly set up by the segmentation method, careful consideration needs to be undertaken for cavity-transmission connections.

In Fig. 9 of [16], the cavity ports are put alone the edge of the coupled transmission line while the transmission line ports are along the center of the transmission lines. As cavity ports and transmission line ports are not located at same physical positions, it's not correct to connect them directly to enforce boundary conditions on these ports with different locations.

To provide a more reliable foundation for the hybrid model, a new point of view is desirable. Fig. 2 presents an illustration of the model proposed in this paper. The dashed line in Fig. 1 is exactly same to the dashed line in Fig.3. This means we put the ports of cavity boundary exactly same to the transmission line center. The voltages and currents of these ports are obtained by either the cavity model or the coupled transmission lines. This naturally satisfies the boundary condition along the dashed lines.

To derive segmental lumped circuits, the slot is first divided into small segments and then each segment is represented by a four-port lumped circuit, as is shown in Fig. 2. All the equivalent circuits of segments are connected by sharing the same ports along the slot. Therefore, the dashed line is the boundary between cavity model and transmission model in the present approach. For example, ports 3 and 4 are related together by either the cavity model or equivalent circuit derived from the coupled transmission lines. This satisfies the continuity of tangential electric and magnetic field along the slash line (boundary of cavity and lumped circuit models). An equivalent circuit is steadily available for a cavity model. Thus, a SPICE-compatible circuit model is derived by connecting all cavities and the distributed LC circuit of the slot together.

Since the equivalent circuits of cavity models have been



Fig. 2. Equivalent four port circuit for one segment of the slot.

studied for many years, [10]-[13], this paper is focused on the derivation of the lumped circuit model of the slot.

The geometric scheme and its equivalent circuit are illustrated in Fig. 2. The mutual electric and magnetic coupling are represented by the capacitance and inductance in the circuit, respectively.

These parameters are derived from the per unit length (p.u.l) parameters of even and odd modes of coupled microstrip lines, as is shown in Fig. 3.

The even mode capacitances are obtained as ([17], Chapter 8.5)

$$C_p = \varepsilon_0 \varepsilon_r \frac{w}{h}; \tag{1}$$

$$C_f = \frac{\sqrt{\varepsilon_{eff}}}{2cZ_0} - \frac{C_p}{2}; \tag{2}$$

$$C'_f = \frac{C_f}{1 + (Ah/s) \tanh(8s/h)} \sqrt{\frac{\varepsilon_r}{\varepsilon_{eff}}},$$
 (3)

where  $A = \exp\{-0.1 \exp(2.33 - 2.53w/h)$  and the effective permittivity is ([17], Chapter 4.5)

The characteristic impedance of microstrip line is expressed as ([17], Chapter 4.5)

$$Z_0 = \frac{119.9}{\sqrt{2(\varepsilon_r + 1)}} \ln \left[ 4\frac{h}{w} + \sqrt{16\left(\frac{h}{w}\right)^2 + 2} \right]$$
(5)



Fig. 3. Illustration of p.u.l. parameters for even and odd modes of a coupled microstrip line

for w/h < 3.3, and

$$Z_{0} = \frac{119.9\pi}{2\sqrt{\varepsilon_{r}}} \left\{ \frac{w}{2h} + \frac{\ln 4}{\pi} + \frac{\ln(e\pi^{2}/16)}{2\pi} \left( \frac{\varepsilon_{r} - 1}{\varepsilon_{r}^{2}} \right) + \frac{\varepsilon_{r} + 1}{2\pi\varepsilon_{r}} \left[ \ln \frac{\pi e}{2} + \ln \left( \frac{w}{2h} + 0.94 \right) \right] \right\}$$
(6)

for w/h > 3.3. The coupling capacitances through upper air of the odd mode can be evaluated as

$$C_{ma} = \begin{cases} \frac{\varepsilon_0}{\pi} \ln\left[2(1+\sqrt{k'})/(1-\sqrt{k'})\right] & 0 \le k^2 \le 0.5;\\ \varepsilon_0 \pi / \ln\left[2(1+\sqrt{k})/(1-\sqrt{k})\right] & 0.5 \le k^2 \le 1.0, \end{cases}$$
(7)

where

$$k = \frac{s/h}{s/h + 2w/h}$$

and  $k' = \sqrt{1-k^2}$ , and the coupling capacitance through dielectric substrate is

$$C_{md} = \frac{\varepsilon_0 \varepsilon_r}{\pi} \ln\left\{ \coth\left(\frac{\pi s}{4h}\right) \right\} + 0.65 C_f \left(\frac{0.02}{s/h} \sqrt{\varepsilon_r} + 1 - \varepsilon_r^{-2}\right)$$
(8)

Since only the slot region between two dotted lines in Fig.3 is necessary to be considered, the total capacitances for each mode can then be written as

$$C_e = C_p/2 + C'_f;$$
 (9)

$$C_o = C_p/2 + C_{ma} + C_{md}.$$
 (10)

Then the inductances and capacitances of one segment's circuit in Fig. 2 can be calculated as

TABLE I GEOMETRIC PARAMETERS AS SHOWN IN FIG. 1 USED IN THE NUMERICAL EXAMPLE (UNIT:CM)

| a            | 11.1       |
|--------------|------------|
| b            | 7.0        |
| с            | 3.0        |
| d            | 8.0        |
| e            | 4.0        |
| S            | 0.1        |
| h            | 0.2        |
| w            | 0.6        |
| $(x_1, y_1)$ | (1.0,1.0)  |
| $(x_2, y_2)$ | (8.6, 2.5) |

$$L_o = \frac{\mu_0 \varepsilon_0}{2} \left( \frac{1}{C_e^a} + \frac{1}{C_0^a} \right) \tag{11}$$

$$L_m = \frac{\mu_0 \varepsilon_0}{2} \left( \frac{1}{C_e^a} - \frac{1}{C_e^a} \right) \tag{12}$$

$$C_o = \frac{1}{2} [C_o^a + C_e^a]$$
(13)

$$C_m = \frac{1}{2} \left[ C_o^d - C_e^d \right] \tag{14}$$

Superscripts 'a' or 'd' represent 'air' ( $\varepsilon_r = 1$ ) or 'dielectrics' (actual  $\varepsilon_r$ ) for the  $\varepsilon_r$  in (9) and (10).

#### **III. NUMERICAL EXAMPLE AND DISCUSSIONS**

Table I gives the dimensions of the power bus with a narrow slot and the locations of two ports. Between the power and ground plane is the dielectrics with permittivity  $\varepsilon_r = 4.2$  and tangent loss tan  $\delta = 0.02$ .

To illustrate the coupling of two sides along the slot, the field distribution obtained by FEM at 2.5GHz is provided. Fig. 4 (b) shows that the electric field across the narrow slot is quite strong. So The electric field at the slot cannot be neglected. This means there is a strong capacitance coupling along the slot. The cavity model alone cannot capture this phenomenon. To some extent, this justifies the new hybrid model proposed in this paper.

Fig. 5 compares the simulation results of the self and mutual impedances between two ports, obtained using three different approaches: finite element method (FEM) by Ansoft's HFSS, 'cavity model' and cavity transmission line model (cavity+TXL). Although the FEM is not a SPICE-compatible approach, it is a rigorous full-wave solution which serves as a benchmark herein.

Legend 'Cavity model' means that the coupling effects of the slot are totally neglected. For narrow slot (s/h < 5), the results obtained by cavity model have obvious differences from those of FEM. Even the first resonant frequency cannot be correctly predicted. On the other hand, the 'cavity+TXL' model takes into account both inductance and capacitance coupling of the slot. Therefore, as seen from Fig. 5, the results for both self and mutual impedances obtained by 'cavity+TXL' model agree very well with those obtained by the FEM up to at least 1.5 GHz. Moreover, 'cavity+TXL' takes about 9 minutes



Fig. 4. (a) Electric field distribution in a power bus with a slot. (b) The field distribution near the slot region.

CPU time while the FEM computations take 19 minutes in the same computer. This example demonstrates the effectiveness of the combined cavity and transmission line model for power bus with narrow slots.

From our new point of view, the equivalent circuit associated with the slot only considers couplings among nearby ports. While this assumption is valid for low frequencies, it neglects the coupling of those ports of separated segments along the slot at higher frequencies. That might be the reason for the eventually enlarged discrepancy between 'Cavity+TXL' method and the FEM results for frequencies above 1.5 GHz. More accurate model is expected to include the coupling of all ports along the slot.

### IV. CONCLUSION

A combined cavity and transmission line model is proposed to analyze the self and mutual impedance of a power bus with narrow slots. The final model is an equivalent circuit which is











Fig. 5. Comparison of self- and mutual impedance among different models.

SPICE-compatible. The coupling effects of the narrow slot are taken into account by even and odd mode of coupled transmission line. A numerical example shows that this combined model predicts accurately with the results obtained by finite element method up to 1.5 GHz, while only the cavity model fails to capture the lowest resonant frequency. The new model is helpful in high-speed PCB or packaging design. It is expected that more accurate model is required to include the coupling of all ports along the slot.

#### ACKNOWLEDGMENT

#### REFERENCES

- [1] H. W. Johnson, and M. Graham, *High Speed Digital Design: A Handbook of Black Magic*, Englewood Cliffs, NJ, Prentice Hall, 1993.
- [2] T. H. Hubing, J. L. Drewniak, T. P. Van Doren, and D. M. Hockanson, "Power bus decoupling on multilayer printed circuit boards," *IEEE Trans. Electromagn. Compat.*, vol. 37, pp.155-166, May 1995.
- [3] J. Fan, J. L. Drewniak, J. L. Knighten, N. W. Smith, A. Orlandi and T. P. Van Doren, "Quantifying SMT decoupling capacitor placement in DC power-bus design for multilayer PCBs," *IEEE Trans. Electromagn. Compat.*, vol. 43, pp. 588-599, Nov. 2001.
- [4] J. Fan, W. Cui, J. L. Drewniak, T. P. V. Doren and J. L. Knighten, "Estimating the noise mitigation effect of local decoupling in printed circuit boards," *IEEE Trans. Adv. packag.*, vol. 25, pp. 154-165, May 2002.
- [5] H. Kim, B. K. Sun, and J. Kim, "Suppression of GHz range power/ground inductive impedance and switching noise using embedded film capacitors in multilayer packages and PCBs," *IEEE Microw. wireless Compon. Lett.*, vol. 14, pp. 71-73, Feb. 2004.
- [6] J. Chen, T. H. Hubing, T. P. V. Doren, and R. E. DuBroff, "Power bus isolation using power islands in printed circuit boards," *IEEE Trans. Electromagn. Compat.*, vol. 44, pp. 373-380, May 2002.
- [7] W. Cui, J. Fan, Y. Ren, H. Shi, J. L. Drewniak, and R. E. DuBroff, "DC power-bus noise isolation with power-plane segmentation," *IEEE Trans. Electromagn. Compat.*, vol. 45, pp. 436-443, May 2003.
- [8] J. Fan, J. L. Drewniak, H. Shi, and J. L. Knighten, T. H. Hubing, and R. E. DuBroff, "DC power bus modeling and design with a mixedpotential integral equation formulation and circuit extraction," *IEEE Trans. Electromag. Compat.*, vol. 43, pp. 426-436, Nov. 2001.
- [9] Yun Ji, T. H. Hubing, "On the modeling of a gapped power-bus structure using a hybrid FEM/MoM approach," *IEEE Trans. Electromagn. Compat.*, vol. 44, pp. 566-569, Nov. 2002.
- [10] G. T. Lei, R. W. Techentin, and B. K. Gilbert, "High-frequency characterization of power/ground-plane structures," *IEEE Trans. Microw. Theory Tech.*, vol. 47, 562-569, May 1999.
- [11] Z. L. Wang, O. Wada, Y. Toyota, and R. Koga, "Convergence acceleration and accuracy improvement in power bus impedance calculation with a fast algorithm using cavity model," *IEEE Trans. Electromagn. Compat.*, vol.47, pp. 2-9, Feb. 2005.
- [12] T. Okoshi, Planar Circuits for Microwaves and Lightwaves. Munich, Germany: Springer-Verlag, 1985.
- [13] R. Sorrentino, "Planar circuits, waveguide models, and segmentation method," *IEEE Trans. Microw. Theory Tech.*, vol. 33, pp. 1057-1066, Oct. 1985.
- [14] Z. L. Wang, O. Wada, Y. Toyota, and R. Koga, "Modeling of gapped power bus structures for isolation using cavity modes and segmentation," *IEEE Trans. Electromagn. Compat.*, vol. 47, pp. 210-218, May 2005.
- [15] Y. Jeong, A. C. W. Lu, L.L.Wai, W. Fan, B. K. Lok, H. Park, J. Kim, "Hybrid analytical modeling method for split power bus in multilayered package," *IEEE Trans. Electromagn. Compat.*, vol. 48, pp.82-94, Feb. 2006.
- [16] L. Zhang, B. Archambeault, S. Conner, J. L. Knighten, J. Fan, N. W. Smith, R. Alexander, R. E. DuBroff, and J. L. Drewniak, "A circuit approach to model narrow slot structures in a power bus," 2004 International Symposium on Electromagnetic Compatibility (EMC), pp. 401-406, 9-13 Aug., 2004.
- [17] T. C. Edwards, M. B. Steer, *Foundations of Interconnects and Microstrip Design*. John Wiley & Sons, Inc. New York, 2000.
- [18] K. C. Gupta, R. Garg, I. Bahl, P. Bhartia, *Microstrip lines and slotlines*. Artech House, Inc. 1996.