#### **Thermally Limited Current Carrying Ability of Graphene Nanoribbons**

Albert D. Liao,<sup>1,2</sup> Justin Z. Wu,<sup>3,4</sup> Xinran Wang,<sup>4</sup> Kristof Tahy,<sup>5</sup> Debdeep Jena,<sup>5</sup> Hongjie Dai,<sup>4,\*</sup> and Eric Pop<sup>1,2,6,†</sup>

<sup>1</sup>Department of Electrical & Computer Engineering, University of Illinois at Urbana-Champaign, Urbana, Illinois 61801, USA

<sup>2</sup>Micro and Nanotechnology Lab, University of Illinois at Urbana-Champaign, Urbana, Illinois 61801, USA

<sup>3</sup>Department of Electrical Engineering, Stanford University, Stanford, California 94305, USA

<sup>4</sup>Department of Chemistry & Laboratory for Advanced Materials, Stanford University, Stanford, California 94305, USA

<sup>5</sup>Department of Electrical Engineering, University of Notre Dame, Notre Dame, Indiana 46556, USA

<sup>6</sup>Beckman Institute, University of Illinois at Urbana-Champaign, Urbana, Illinois 61801, USA

(Received 25 January 2011; published 20 June 2011)

We investigate high-field transport in graphene nanoribbons (GNRs) on SiO<sub>2</sub>, up to breakdown. The maximum current density is limited by self-heating, but can reach >3 mA/ $\mu$ m for GNRs ~15 nm wide. Comparison with larger, micron-sized graphene devices reveals that narrow GNRs benefit from 3D heat spreading into the SiO<sub>2</sub>, which enables their higher current density. GNRs also benefit from lateral heat flow to the contacts in short devices (< ~0.3  $\mu$ m), which allows extraction of a median GNR thermal conductivity (TC), ~80 W m<sup>-1</sup>K<sup>-1</sup> at 20 °C across our samples, dominated by phonons. The TC of GNRs is an order of magnitude lower than that of micron-sized graphene on SiO<sub>2</sub>, suggesting strong roles of edge and defect scattering, and the importance of thermal dissipation in small GNR devices.

DOI: 10.1103/PhysRevLett.106.256801

PACS numbers: 85.35.-p, 65.80.Ck, 72.80.Vp, 73.63.-b

Graphene nanoribbons (GNRs) are promising materials for nanoelectronics [1,2]; however, many unknowns persist about their electrical and thermal properties. Among these, the maximum current density of GNRs is important both for fundamental and practical reasons: it is relevant to know what its limiting mechanisms are, to know how it compares with carbon nanotubes (CNTs), and to determine the types of loads that GNR transistors could drive within a circuit. By comparison, the current in single-wall CNTs is limited to tens of microamperes in diffusive transport due to selfheating and optical phonon scattering [3,4], although larger currents can be achieved in short quasiballistic samples [5], under ambipolar transport [6], or under avalanche conditions [7]. However, GNRs differ from CNTs in two key aspects: first, they have edges which can cause significant scattering, affecting both electrical and thermal transport [1,8]; second, they lie flat on the substrate, which increases their heat dissipation compared to CNTs [9,10] and can lead to lesser heat-limited current degradation.

Here, we study high-field transport in GNRs on SiO<sub>2</sub> up to breakdown, and uncover key roles of heat dissipation both along and perpendicular to the device. We measure current densities  $>3 \text{ mA}/\mu\text{m}$  ( $>4 \times 10^8 \text{ A/cm}^2$ ) in  $\sim 15 \text{ nm}$  narrow GNRs, limited by Joule self-heating. Comparing GNRs of varying sizes with "large" (micronsized) graphene devices provides evidence of how physical properties vary as dimensions are being physically confined. For instance, three-dimensional (3D) heat spreading from GNRs into the SiO<sub>2</sub> enables higher current density than in large graphene devices. The high-field behavior and breakdown of GNRs is also sensitive to their thermal conductivity (TC), enabling an extraction of this key parameter.

GNR devices as shown in Fig. 1 were fabricated from solution-deposited GNRs [11], with more details given in the supplement [12]. For comparison, larger exfoliated graphene (XG) samples were also created, with dimensions defined by oxygen plasma patterning. Both types of samples were placed on SiO<sub>2</sub> ( $t_{ox} = 300 \text{ nm}$ )/Si substrates, with Si also serving as the backgate (G). Source



FIG. 1 (color online). (a) Schematic of graphene devices used in this work. (b) Measured (symbols) and simulated (lines) current vs voltage up to breakdown of GNRs in air. Solid lines are model with self-heating (SH) and breakdown when  $\max(T) > T_{\rm BD} = 873$  K, dashed lines are isothermal model without SH (see text and supplement [12]). Dimensions are L/W = 510/20 nm for D1, and L/W = 390/38 nm for D2.  $V_{GS} = -40$  V to limit hysteresis effects. (c) Atomic force microscopy (AFM) image of D1 after high-current sweep; arrow shows breakdown location.

(S) and drain (D) electrodes were made with Pd (20 nm) for GNRs and Cr/Au (2/200 nm) for XG devices. GNRs had widths ranging from W = 15-60 nm and lengths  $L = 0.2-0.7 \ \mu$ m. XG devices had  $W = 0.1-1.8 \ \mu$ m and lengths L = 3.9 and 9.7  $\mu$ m.

To probe the limits of high-field transport, we measure  $I_D - V_{DS}$  until devices break from Joule self-heating, as shown in Fig. 1(b). This is similar to the breakdown thermometry technique previously applied to CNTs [10,13] and nanowires [14]. Like with CNTs, the current drops sharply to zero, creating a small gap in the GNR as imaged in Fig. 1(c). Measurements were made in ambient air, where breakdown (BD) occurs by oxidation at  $T_{\rm BD} \approx 600 \,^{\circ}{\rm C}$  [10]. By comparison, breakdown of control samples in vacuum ( $\sim 7 \times 10^{-6}$  Torr) occurred at  $\sim 6$  times higher power (Fig. 2), suggesting other failure mechanisms such as defect formation, SiO<sub>2</sub> damage [10], or even GNR melting (graphite melts at >3600 \,^{\circ}{\rm C}, or >6 times the oxidation temperature [15]).

An existing graphene model [16,17] was adapted for GNRs [12], calculating  $I_D$  as a function of applied  $V_{GS}$ ,  $V_{DS}$  and temperature T under diffusive transport conditions

$$I_D = q W V_{DS} \left[ \int_0^L \frac{F_x}{n(V_{Gx}, T_x) \nu_d(F_x, T_x)} dx \right]^{-1}, \quad (1)$$

where *q* is the elementary charge, *x* is the coordinate along the graphene channel, *n* is the total carrier density at location *x*,  $V_{Gx} = V_G - V_x$  is the potential between gate



FIG. 2 (color online). Scaling of GNR and "large" XG breakdown power with square root of device footprint,  $(WL)^{1/2}$ . Dashed lines are thermal model with k = 50 and 500 W m<sup>-1</sup>K<sup>-1</sup>,  $R_{\text{Cox}} = 5 \times 10^{-8} \text{ m}^2 \text{ KW}^{-1}$  and L/W = 15. Lateral heat sinking and in-plane GNR thermal conductivity begin to play a role in devices  $< \sim 0.3 \ \mu\text{m}$  (also see Fig. 3). A few GNRs were broken in vacuum as a control group (open circles). The inset shows scaling of peak current density vs width at  $T_{\text{BD}}$ , demonstrating greater current density in narrower GNRs that benefit from 3D heat spreading and lateral heat flow along the GNR. Dashed line drawn to guide the eye.

and location x,  $F_x = -dV_x/dx$  is the electric field, and  $\nu_d$  is the drift velocity including saturation and temperature effects as in Ref. [17]. The current in Eq. (1) is solved self-consistently with the Poisson equation and the heat equation along the GNR [16], both including 3D fringing effects in the capacitance [12] and substrate heat dissipation [g in Eqs. (2) and (3) below]. Simulated  $I_D - V_{DS}$  curves and breakdown voltages in Fig. 1(b) are in good agreement with the experimental data when self-heating (SH) is enabled in the model (solid lines). Without SH the simulated currents are much higher and breakdown cannot be modeled as the temperature remains unchanged.

To gain more physical insight into the scaling of SH in such devices, we consider the power dissipated at breakdown,  $P_{\rm BD} = I_{\rm BD} (V_{\rm BD} - I_{\rm BD}R_C)$  [10], where  $R_C$  is the electrical contact resistance [12], and  $I_{\rm BD}$  and  $V_{\rm BD}$  are the current and voltage at breakdown, respectively. We plot  $P_{\rm BD}$  vs the square root of the device channel area in Fig. 2. To understand the scaling trend observed, we compare the experimental results with the analytic solution of the heat equation along the graphene devices, similar to CNTs [18]:

$$P_{\rm BD} = gL(T_{\rm BD} - T_0) \\ \times \left[ \frac{\cosh\left(\frac{L}{2L_H}\right) + gL_H R_T \sinh\left(\frac{L}{2L_H}\right)}{\cosh\left(\frac{L}{2L_H}\right) + gL_H R_T \sinh\left(\frac{L}{2L_H}\right) - 1} \right], \quad (2)$$

where  $T_0$  is the ambient temperature,  $L_H$  is the thermal healing length [18] along the graphene, and g is the thermal conductance to substrate per unit length [Eq. (3) below]. The thermal resistance at the metal contacts is  $R_T \approx L_{Hm}/[k_m t_m (W + 2L_{Hm})]$ . Here  $t_m$  is the thickness and  $k_m \approx 22 \text{ Wm}^{-1}\text{K}^{-1}$  is the TC of the metal electrodes (estimated with the Wiedemann-Franz law [19] using their measured resistivity), and  $L_{Hm}$  is the thermal healing length of heat spreading into the metal contacts. The two healing lengths are  $L_H = (kWt/g)^{1/2}$  and  $L_{Hm} = [k_m/(k_{ox}t_m t_{ox})]^{1/2}$ , both of the order ~0.1  $\mu$ m here. The TC of SiO<sub>2</sub>  $k_{ox} = 1.3 \text{ Wm}^{-1}\text{K}^{-1}$ , while t is the thickness and k the TC of the graphene.

The heat loss coefficient into the substrate is different from CNTs and written as [12]

$$g^{-1} = \left\{ \frac{\pi k_{\text{ox}}}{\ln[6(t_{\text{ox}}/W + 1)]} + \frac{k_{\text{ox}}}{t_{\text{ox}}}W \right\}^{-1} + \frac{R_{\text{Cox}}}{W}, \quad (3)$$

which is the inverse of the series combination of the thermal resistance at the graphene/SiO<sub>2</sub> interface,  $R_{\text{Cox}}$  [20–22], and the 3D spreading thermal resistance into the SiO<sub>2</sub> written here as an analytic fit to detailed finite element simulations [12].

The two dashed lines in Fig. 2 show the predictions of the model for k = 50 and  $500 \text{ W m}^{-1}\text{K}^{-1}$ . We note that for device dimensions  $(WL)^{1/2} \gg 0.3 \mu \text{m}$ , or approximately 3 times the healing length  $L_H$ , heat dissipation is

essentially independent of heat flow along the graphene, and thus on its TC. As a result, dissipation in larger devices made with exfoliated graphene (XG) in Fig. 2 can also be estimated with the simplified approach in Ref. [17]. However, for GNRs with dimensions  $\leq 3L_H$ , heat dissipation occurs in part along the GNR, and this observation is used below to extract their TC. In the inset of Fig. 2 we plot the maximum current density  $I_{BD}$  per width W at breakdown (temperature  $\sim T_{BD}$ ), and find it can reach over 3 mA/ $\mu$ m for the narrowest GNRs. This current density appears to scale inversely with width which, at first sight, is a counterintuitive finding compared to other (e.g., silicon) devices. This also appears at odds with the present understanding that GNRs have significantly lower mobility than large-area graphene [2,17].

We suggest that GNRs can dissipate more power and thus carry higher current density at a given temperature (here, breakdown temperature  $T_{\rm BD}$ ), consistent with a significant role of 3D heat spreading [9]. Figures 3(a) and 3(b) display the total device thermal conductance per unit area  $G'' = P_{\rm BD}/(T_{\rm BD} - T_0)/(WL)$  obtained from the experiments (symbols) and the analytic model from Eq. (2) (solid lines). We note that for a given device the maximum power at breakdown,  $P_{\rm BD}$  is proportional to G''. Similar to the inset of Fig. 2, we find that both the experimental data and our model scale inversely with the device width. In fact, while  $P_{\rm BD}$  and G'' scale by a factor of ~9 over our data



FIG. 3 (color online). Thermal conductance of device per unit area (G") vs width for graphene of varying (a) thermal conductivity and (b) length. Both parameters affect heat sinking along GNRs  $< \sim 0.3 \ \mu$ m. Symbols follow the notation of Fig. 2. Horizontal dash-dotted line is the limit  $W \rightarrow \infty$  which applies to the case in (c), only "vertical" heat sinking through the oxide. The significance of lateral 3D heat spreading from GNRs is shown in (d) and (e), both mechanisms partly leading to higher current density in the Fig. 2 inset.

range (Fig. 3),  $I_{BD}$  scales by a factor of  $\sim$ 3 (Fig. 2 inset) as expected from Joule heating.

To gain a physical understanding of these trends, we consider the heat spreading schematics in Figs. 3(c)-3(e). For "large" graphene in Fig. 3(c) dissipation occurs mainly "down" into the oxide. Thus,  $G'' = 1/(R_{\text{Cox}} + t_{\text{ox}}/k_{\text{ox}})$  is independent of device dimensions when L,  $W \rightarrow \infty$  [in practice  $(LW)^{1/2} \gg 3L_H$ ], as shown with dash-dotted line in Figs. 3(a) and 3(b). In general, this expression may include a small heat spreading term into the Si wafer [9,17], which was negligible here [12]. For large graphene devices the constant expression is also recovered as G'' = g/W when taking the limit  $W \rightarrow \infty$  of Eq. (3).

In contrast, for "narrow" GNRs the lateral 3D heat spreading into the SiO<sub>2</sub> becomes a significant component of the overall thermal conductance of a device [Fig. 3(d)]. In addition, for "short" devices some heat is conducted along the graphene and into the contacts as well [Fig. 3(e)]. The amount of heat carried out in this manner will depend on the TC and length of the device. The three solid lines in Fig. 3(a) show what the modeled G'' predicts for k = 50, 250, and 500  $Wm^{-1}K^{-1}$ . As the TC increases, heat is carried more efficiently along the GNR. The device length also matters for "short" GNRs with  $L \leq 3L_H$ , when heat generated within the graphene channel is sunk more effectively into the contacts [12,18]. As a result, the thermal conductance G'' increases as L decreases in Fig. 3(b) (also see [12]). In both cases, as the heat dissipation increases, we also see an increase in device current density as plotted in the inset of Fig. 2, thus confirming that Joule selfheating is a key current limiter in GNR devices.

Since heat dissipation is sensitive to heat flow along "short" GNRs, it is possible to extract their TC, as shown in Fig. 4. To accomplish this, we iteratively vary k within  $L_H$  in Eq. (2) until the predicted breakdown power matches the measurements, for each device (we assume a unique kfor each GNR). To estimate the confidence intervals of extracted TC for our GNRs, we consider a range  $R_{\rm Cox} = 1-5 \times 10^{-8} \text{ m}^2 \text{ K/W}$  for the graphene/SiO<sub>2</sub> interface thermal resistance [20-22], and an uncertainty of  $\pm 1$  layer in the GNR thickness [12]. The extracted TC along with data from the literature on "large" graphene [23-25] are displayed in Fig. 4. We find a TC range  $k = 63-450 \text{ Wm}^{-1}\text{K}^{-1}$  for our GNRs, with a median ~130 W m<sup>-1</sup>K<sup>-1</sup> (at the  $T_{BD} = 600 \,^{\circ}\text{C}$ ), or  $\sim 80 \text{ W} \text{m}^{-1} \text{K}^{-1}$  at 20 °C, nearly an order of magnitude lower than the TC of exfoliated graphene on SiO<sub>2</sub> [24]. The room temperature estimate is done by assuming a mean free path that is independent of temperature (limited by edge or defect scattering), and considering only the temperature variation of graphene heat capacity [10]. Given that we observe no clear dependence of TC on GNR size (i.e., no size effect) in Fig. 4, we surmise that here the TC is limited by edge roughness





FIG. 4 (color online). Thermal conductivity (TC) of GNRs estimated in this work at  $T_{\rm BD}$ , compared to large-area samples for supported graphene grown by CVD [23], exfoliated graphene (XG) on SiO<sub>2</sub> [24], and suspended XG [25]. The median TC of our GNRs at room temperature is ~80 W m<sup>-1</sup>K<sup>-1</sup> (see text) nearly an order of magnitude lower than "large" XG on SiO<sub>2</sub> [24]. The inset shows approximate scaling between TC and electrical sheet conductance, suggesting scattering mechanisms common to both electrons and phonons. The electronic contribution to TC is estimated to be typically  $k_e < 10$  W m<sup>-1</sup>K<sup>-1</sup> or <10%. Dashed lines show trends to guide the eye.

and defect or impurity scattering. However, the range of values extracted can be attributed to variations in edge roughness and defect or impurity density between samples [12]. For instance, recent scanning tunneling microscopy (STM) studies [26] have found that edges of such GNRs vary from atomically smooth to  $\sim$ 1 nm edge roughness. Simulations [8,27] suggest that edge disorder could nearly account for the variation in TC observed in Fig. 4, while different impurity or defect density between samples will only serve to broaden the observed distribution.

To examine if the thermal and electrical properties of the GNRs are related, we plot the extracted TC vs the inverse sheet resistance  $(1/R_s)$  in the Fig. 4 inset. Also plotted is the electronic contribution to TC, estimated with the Wiedemann-Franz law [19] as  $k_e \sim L_0 T/(R_s t)$ . This estimate is likely an upper limit, as the Lorenz number in graphite is the usual  $L_0 = 2.45 \times 10^{-8} \text{ W} \Omega \text{ K}^{-2}$  [28], but in nanostructures with edge scattering it is slightly lower than this bulk value [29]. We find  $k_e < 10 \text{ Wm}^{-1} \text{ K}^{-1}$ , nearly always an order of magnitude lower than the extracted TC, suggesting that the TC of GNRs is dominated by phonons at room temperature and above. However, TC and electrical conductance follow similar trends, indicating that similar scattering mechanisms limit both phonon and electron transport. These scatterers include edges, impurities, and defects in GNRs [2,8,27,30].

In conclusion, we have shown that high-field transport in GNRs on  $SiO_2$  is limited by self-heating. The maximum

current density at a given temperature scales inversely with GNR width and reaches >3 mA/ $\mu$ m in ~15 nm wide devices. Dissipation in "large" graphene ( $\gg 0.3 \mu$ m, or 3 times the thermal healing length) is limited primarily by the SiO<sub>2</sub> thickness, but dissipation in "small" GNRs improves from 3D heat spreading into the SiO<sub>2</sub> and heat flow along the GNR to the contacts. Taking advantage of this sensitivity we found a median TC ~80 W m<sup>-1</sup>K<sup>-1</sup> for GNRs at room temperature, with less than 10% electronic contribution.

We acknowledge funding from the Marco MSD Center, the ONR MURI, AFOSR YIP, and the NRI.

\*hdai@stanford.edu

- <sup>†</sup>epop@illinois.edu [1] A. Cresti *et al.*, Nano Res. **1**, 361 (2008).
- [2] X. Wang *et al.*, Phys. Rev. Lett. **100**, 206803 (2008).
- [3] M. Lazzeri and F. Mauri, Phys. Rev. B **73**, 165419 (2006).
- [4] E. Pop *et al.*, J. Appl. Phys. **101**, 093710 (2007).
- [5] A. Javey *et al.*, Phys. Rev. Lett. **92**, 106804 (2004).
- [6] Y.F. Chen and M.S. Fuhrer, Phys. Rev. Lett. **95**, 236803 (2005).
- [7] A. Liao, Y. Zhao, and E. Pop, Phys. Rev. Lett. 101, 256804 (2008).
- [8] W. Li et al., Phys. Rev. B 82, 041410 (2010).
- [9] E. Pop, Nano Res. 3, 147 (2010).
- [10] A. Liao et al., Phys. Rev. B 82, 205406 (2010).
- [11] L. Jiao et al., Nature Nanotech. 5, 321 (2010).
- [12] See supplemental material at http://link.aps.org/ supplemental/10.1103/PhysRevLett.106.256801 for sample fabrication, contact resistance, spreading thermal resistance, and model details.
- [13] H. Y. Chiu et al., Phys. Rev. Lett. 95, 226101 (2005).
- [14] A. M. Katzenmeyer *et al.*, IEEE Trans. Nanotechnol. **10**, 92 (2011).
- [15] A.I. Savvatimskiy, Carbon 43, 1115 (2005).
- [16] M.-H. Bae et al., Nano Lett. 10, 4787 (2010).
- [17] V. E. Dorgan, M.-H. Bae, and E. Pop, Appl. Phys. Lett. 97, 082112 (2010).
- [18] E. Pop, Nanotechnology 19, 295202 (2008).
- [19] C. Kittel, *Introduction to Solid State Physics* (John Wiley & Sons, Hoboken, NJ, 2005).
- [20] Z. Chen et al., Appl. Phys. Lett. 95, 161910 (2009).
- [21] K. F. Mak, C. H. Lui, and T. F. Heinz, Appl. Phys. Lett. 97, 221904 (2010).
- [22] Y.K. Koh et al., Nano Lett. 10, 4363 (2010).
- [23] W. Cai et al., Nano Lett. 10, 1645 (2010).
- [24] J. H. Seol et al., Science 328, 213 (2010).
- [25] S. Ghosh et al., Nature Mater. 9, 555 (2010).
- [26] C. Tao *et al.*, Nature Phys., doi:10.1038/nphys1991 (2011).
- [27] A. V. Savin, Y. S. Kivshar, and B. Hu, Phys. Rev. B 82, 195422 (2010).
- [28] M. G. Holland, C. A. Klein, and W. D. Straub, J. Phys. Chem. Solids 27, 903 (1966).
- [29] F. Völklein et al., Nanotechnology 20, 325706 (2009).
- [30] T. Fang et al., Phys. Rev. B 78, 205403 (2008).

#### Supp-1

# **Supplementary Information**

for "Thermally-Limited Current Carrying Ability of Graphene Nanoribbons" by Albert Liao, Justin Wu, Xinran Wang, Kristof Tahy, Debdeep Jena, Hongjie Dai and Eric Pop

# **1. Fabrication Details**

Graphene nanoribbon (GNR) devices were obtained from a 1,2-dichloroethane organic solution of poly(m-phenylenevinylene-co-2,5-dioctoxy-p-phenylenevinylene) (PmPV) by sonication of pristine multi-wall nanotubes (MWNTs) that had been calcined at 650 °C [1]. An ultracentrifuge step was performed to remove the remaining nanotubes, following the method described by Jiao et al [1]. The solution was spin coated onto ~300 nm SiO<sub>2</sub> substrates on highly doped silicon wafers. After calcination of the coated substrate at 275 °C for 20 minutes to remove the remaining PmPV, an array of 20 nm thick Pd electrodes and pads were defined by e-beam evaporation and lift-off. The contacts were annealed in Ar at 200 °C after which the devices were then annealed electrically. Samples were characterized by atomic force microscopy (AFM) and electrical testing to determine which of electrode pairs correspond to valid devices. Such devices consist primarily of non-AB stacked 2-layer GNRs, however some layer variation is seen in Fig. S1 and is characterized in Section 2 below.

For comparison, micron-sized exfoliated graphene (XG) devices from Graphene Industries were deposited on heavily n-type doped silicon wafers, also with ~300 nm thermal oxide. XG devices were identified using optical and Raman microscopy. The wafers were backsidemetalized after oxide removal in HF to form back-gate contacts. The graphene flakes were then patterned using an  $O_2$  plasma reactive ion etch with PMMA masks. E-beam evaporated Cr/Au (2/200 nm) was used to define the drain and source contacts by e-beam lithography. After metal deposition and lift-off, the samples were annealed in forming gas at ~400 °C for ~2 hours to remove the e-beam resist residue.

## 2. Thickness of GNRs:

As the graphene nanoribbons (GNRs) are fabricated from multi-walled carbon nanotubes [1], the layer stacking orientation is random unlike bulk graphite. Thus we cannot use Raman spectroscopy to count the number of layers. Instead we rely on the measured thickness from AFM scans to distinguish the number of layers of graphene, as shown in Figure S1. We note that numerical values from AFM scans (Fig. S1) are used only for counting layers and not in our calculations, because they are not an accurate measurement of the real thickness. The actual thickness that is used in calculations is the number of layers times the inter-atomic spacing between graphene sheets (0.34 nm). We also note that AFM images of ribbons and sheets show similar heights for similar layer numbers.



**Figure S1.** Measured AFM thickness of GNR samples vs. number of layers assigned. GNRs that correspond to this study are represented with open circles and ones from Ref. [1] in filled diamonds.

#### 3. Contact Resistance:

We subtract the power dissipated at the contacts  $(I^2R_C, \text{ where } R_C \text{ is the contact resistance})$  from the total power measured, to obtain only the pow-

er dissipated within the graphene. Because the GNR test structures had two terminals, an indirect method of extracting  $R_C$  was employed. Measuring the low bias (LB) resistance, which depends geometrically on the sheet and contact resistance [2], we fit the following expression to our data:

$$R_{LB} = \frac{\rho_C}{W} + \frac{\rho_S L}{Wt} . \tag{E1}$$

Here  $R_{LB}$  is the low bias resistance taken from the linear region of the  $I_D$ - $V_{DS}$  measurement,  $\rho_C$  is the contact resistivity,  $\rho_S$  is the sheet resistivity of graphene, L is the length, W is the width, and tis the thickness of the sample. All measurements were performed at  $V_{GS} = -40$  V back-gate bias, which eliminates hysteresis effects. We find that variations arising from fabrication have a nota-

ble impact on the values extracted when comparing two different batches of devices shown in Fig. S2. A fit to the data from a given batch is made using eq. E1 (dashed lines) and an average contact resistance is extracted. The average contact resistivity for batch 1 is  $\rho_C = R_C W$ ~ 630  $\Omega$ ·µm and for batch 2  $\rho_C = R_C W$  ~ 250  $\Omega$ ·µm, which are both typical for graphene-Pd contacts, and within experimental variation observed by us and other groups. From this, we also obtain the sheet resistance ( $\rho_s/t$ ) for the inset of Fig. 4(b) in the main text.



**Figure S2.** Measured low-bias resistance  $(R_{LB})$  times width vs. length/thickness ratio of the GNRs. The y-intercept is the average contact resistance times width. Two fabrication batches yielded different contacts.

#### **<u>4. Spreading Thermal Resistance of GNRs:</u>**

We have calculated the thermal spreading resistance of GNRs on SiO<sub>2</sub> by finite element (FE) simulations, and then obtained a simple analytic model that matches the FE calculations over a wide range of parameters. We note that for 'large' graphene devices of dimensions  $(WL)^{1/2} \gg 3L_H$  (typically  $\gg 0.3 \mu$ m) the heat sinking occurs simply 'vertically' through the underlying SiO<sub>2</sub>, and a simple expression for the overall thermal resistance given by Ref. [3] holds,  $R_{th} = 1/(hA) + t_{ox}/(k_{ox}A) + 1/(2k_{Si}A^{1/2})$  with A = LW the area of the channel,  $h \approx 10^8$  Wm<sup>-2</sup>K<sup>-1</sup> the thermal conductance of the graphene-SiO<sub>2</sub> boundary [4],  $k_{ox}$  and  $k_{Si}$  the thermal conductivities of SiO<sub>2</sub> and of the doped Si wafer. However, for GNRs there is significant *lateral* heat spreading into the SiO<sub>2</sub> and *along* the GNR. In Fig. S3 we show results of a few FE simulations of GNRs dissipating heat into SiO<sub>2</sub>; it is clear that a simple model of vertical heat flow is inadequate.

We then define the heat dissipation coefficient from GNR into substrate per unit length (g). To understand its physical meaning, consider that in steady-state, for a *long* GNR (far from the contacts), the temperature at location x along the ribbon is simply given by  $T(x) = T_0 + p'(x)/g$  where p'(x) is the power dissipated per unit length (in units of W/m) at location x [5]. We numerically calculate the coefficient g for a variety of graphene device widths, from 10 nm to 6 µm and show the results as symbols in Fig. S4, both for oxide thickness  $t_{ox} = 90$  and 300 nm. Here the lines are the results of a fit with the simple expression:

$$g^{-1} = \left\{ \frac{\pi k_{ox}}{\ln[6(t_{ox}/W + 1)]} + \frac{k_{ox}}{t_{ox}}W \right\}^{-1} + \frac{R_{Cox}}{W},$$
(E2)

which (as in the main text) consists of the series combination of the thermal boundary resistance at the graphene/SiO<sub>2</sub> interface,  $R_{Cox}$  (see main text) and the spreading thermal resistance into the SiO<sub>2</sub> written here as an analytic fit to the detailed FE simulations. The simple expression applies to both wide and narrow graphene ribbons, and includes both the graphene/SiO<sub>2</sub> interface and the



**Figure S3.** Finite-element (FE) simulation cross-section of heat spreading from GNRs with width from W = 20-50 nm on SiO<sub>2</sub> with thickness t<sub>ox</sub> = 300 nm.



**Figure S4.** Heat spreading coefficient per unit length from graphene device into substrate, for  $SiO_2$  thicknesses,  $t_{ox} = 90$  and 300 nm. Analytic model from eq. E2 (lines) shows excellent agreement with finite-element simulations (symbols). Panels (a) and (b) display the same results, with linear and logarithmic scales.

thermal conductivity of the  $SiO_2$ . The thermal conductivity of the underlying Si wafer is not included as it was found (from the FE simulations) that it plays a very minimal role.

Note that by comparison, the thermal dissipation per length from carbon nanotubes (CNTs) on SiO<sub>2</sub> is of the order  $g_{CNT} \sim 0.2 \text{ WK}^{-1}\text{m}^{-1}$  [5] and thus much lower than in GNRs which are always wider. This value for CNTs was incorrectly applied to GNRs in a previous study [6], leading to an over-estimate of the thermal conductivity of GNRs.

## **5. Graphene Model Extended to GNRs:**

To obtain the current-voltage calculations displayed in Fig. 1(b), we extended a previously developed graphene finite-element simulation [3, 7]. Modifications include a lower mobility, as is typical of such GNRs [8],  $\mu_{0,1} = 160 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  for D1 and  $\mu_{0,2} = 280 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  for D2. A contact resistance  $R_C W = 250 \ \Omega \cdot \mu \text{m}$  was used for both devices in accord with Section #1 above. Together, these parameters were sufficient to model the low-field behavior in Fig. 1(b).

To model the high-field and temperature-dependent behavior we used the velocity saturation model in [3]. The temperature dependence of mobility used was  $\mu(T) = \mu_0(300/T)^{1/2}$ , similar to carbon nanotubes [9], but slightly weaker than in 'large' graphene on SiO<sub>2</sub> [3]. We note that decisive temperature-dependent mobility data are not yet available for GNRs, and it is likely these would change from sample to sample due to variation in impurity and edge scattering. However, weaker temperature dependence of mobility in GNRs is reasonably expected, as similarly observed in metal nanowires vs. bulk metals [10]. Regardless, as it turns out, the specific mobility model has less impact on the high-field behavior of GNRs, which is dominated by the high-field saturation velocity, including its carrier density and temperature dependence [3].

To calculate the charge density along the GNR we use the approach in Ref. [3], but here we must include fringing effects in the capacitance of the GNR above the Si back-gate. The GNR capacitance per unit area is modeled similarly to the spreading heat effect in Section #3 above:

$$C_{ox} = \varepsilon_{ox} \varepsilon_0 \left\{ \frac{\pi}{\ln[6(t_{ox}/W + 1)]W} + \frac{1}{t_{ox}} \right\},\tag{E3}$$

where the first term represents the fringing capacitance and the second term is the parallel plate capacitance of the GNR. The expression reduces to the familiar  $C_{ox} = \epsilon_{ox}\epsilon_0/t_{ox}$  (in Farads per unit area) in the limit W  $\rightarrow \infty$  as expected for large graphene, and is in good agreement with finite-element simulations [11].

The temperature along the GNR was computed iteratively with the finite-element method described in Ref. [7], using  $k_1 = 100 \text{ Wm}^{-1}\text{K}^{-1}$  and  $k_2 = 175 \text{ Wm}^{-1}\text{K}^{-1}$ , scaled consistently with the mobility of the two GNRs [note Fig. 4(b) inset in main text], and consistent with thermal conductivity values extracted in the overall study. The heat loss coefficient from GNR to substrate was modeled using the heat spreading expression from eq. E2 above.

#### 6. Length Dependence on Total Thermal Conductance:

The length dependence on the total thermal conductance G'' is similar to that between G'' and the width as shown in Fig S5. However, the reason for the inverse relation with length is different. As the length of the GNR decreases to the point where it is on the order of a few healing lengths ( $L_H$ ), more heat can be dissipated into the contacts. It is this dependence on length that allows us to extract the thermal conductivity of our samples as indicated in Fig. 4 and Fig. S5.



**Figure S5.** Length dependence on G'' plotted for 3 different widths, with  $k = 100 \text{ Wm}^{-1}\text{K}^{-1}$ . The length of most of our GNR samples falls in the range where G'' is sensitive to k, i.e. ~3 healing lengths long.

## **Supplementary References:**

- [1] L. Jiao et al., Nature Nanotechnology 5, 321 (2010).
- [2] A. Venugopal, L. Colombo, and E. M. Vogel, Applied Physics Letters 96, 013512 (2010).
- [3] V. E. Dorgan, M.-H. Bae, and E. Pop, Applied Physics Letters 97, 082112 (2010).

- [4] Z. Chen et al., Applied Physics Letters 95, 161910 (2009).
- [5] E. Pop *et al.*, Journal of Applied Physics **101**, 093710 (2007).
- [6] R. Murali et al., Applied Physics Letters 94, 243114 (2009).
- [7] M.-H. Bae et al., Nano Letters 10, 4787 (2010).
- [8] X. Wang et al., Physical Review Letters 100, 206803 (2008).
- [9] Y. Zhao, A. Liao, and E. Pop, IEEE Electron Device Letters 30, 1078 (2009).
- [10] W. Steinhögl et al., Journal of Applied Physics 97, 023706 (2005).
- [11] C. Lian *et al.*, Applied Physics Letters **96**, 103109 (2010).