

www.acsnano.org

# **Tunable Negative Differential Resistance in** van der Waals Heterostructures at Room Temperature by Tailoring the Interface

Sidi Fan,<sup>†,‡,||</sup> Quoc An Vu,<sup>†,‡,||</sup> Sanghyub Lee,<sup>†,‡</sup> Thanh Luan Phan,<sup>§</sup> Gyeongtak Han,<sup>‡</sup><sup>®</sup> Young-Min Kim,<sup>‡</sup> Woo Jong Yu,<sup>\*,§</sup><sup>®</sup> and Young Hee Lee<sup>\*,†,‡</sup><sup>®</sup>

<sup>†</sup>Center for Integrated Nanostructure Physics, Institute for Basic Science, Sungkyunkwan University, Suwon 16419, Korea <sup>‡</sup>Department of Energy Science, Department of Physics, Sungkyunkwan University, Suwon 16419, Korea <sup>§</sup>Department of Electronic and Electrical Engineering, Sungkyunkwan University, Suwon 16419, Korea

Supporting Information



ABSTRACT: Vertically stacked two-dimensional van der Waals (vdW) heterostructures, used to obtain homogeneity and band steepness at interfaces, exhibit promising performance for band-to-band tunneling (BTBT) devices. Esaki tunnel diodes based on vdW heterostructures, however, yield poor current density and peak-to-valley ratio, inferior to those of three-dimensional materials. Here, we report the negative differential resistance (NDR) behavior in a WSe<sub>2</sub>/SnSe<sub>2</sub> heterostructure system at room temperature and demonstrate that heterointerface control is one of the keys to achieving high device performance by constructing WSe<sub>2</sub>/SnSe<sub>2</sub> heterostructures in inert gas environments. While devices fabricated in ambient conditions show poor device performance due to the observed oxidation layer at the interface, devices fabricated in inert gas exhibit extremely high peak current density up to 1460 mA/mm<sup>2</sup>, 3-4 orders of magnitude higher than reported vdW heterostructure-based tunnel diodes, with a peak-to-valley ratio of more than 4 at room temperature. Besides, Pd/WSe<sub>2</sub> contact in our device possesses a much higher Schottky barrier than previously reported Cr/WSe<sub>2</sub> contact in the WSe<sub>2</sub>/SnSe<sub>2</sub> device, which suppresses the thermionic emission current to less than the BTBT current level, enabling the observation of NDR at room temperature. Diode behavior can be further modulated by controlling the electrostatic doping and the tunneling barrier as well.

KEYWORDS: 2D tunneling heterojunction, Esaki diode, negative differential resistance, tin diselenide, tungsten diselenide

🕇 saki tunnel diodes or negative differential resistance (NDR) devices take advantage of quantum mechanical tunneling through a heavily doped p-n junction, in which charge carriers transfer from one energy band to another.<sup>1,2</sup> Having an NDR region, tunnel diodes show great potential for applications in oscillators, high-frequency amplifiers, and multivalued logics.<sup>3-7</sup> Besides, device operation originating from the majority-carrier tunnel rather than the minority-carrier storage endows Esaki diodes with high-speed capability, which is extremely desirable for low-power operation at room temperature.<sup>8-14</sup> To achieve more efficient tunneling in tunnel devices, the screening tunneling length (depletion width), governed by doping concentration, should

be minimized. Tunnel devices based on traditional silicon or germanium are not tenable for controlling an abrupt doping profile of homojunctions at the sub-nanometer scale to reduce screening tunneling length.<sup>15,16</sup> Three-dimensional (3D) heterojunctions also suffer from complexity of the multiple quantum well structure and growth of III-V materials using molecular beam epitaxy or metal organic chemical vapor deposition, which are not easily accessible for integration. 17-19

Received: April 30, 2019 Accepted: July 1, 2019 Published: July 1, 2019



Figure 1. Device structure and NDR characteristic of a WSe<sub>2</sub>/SnSe<sub>2</sub> Esaki diode. (a) Schematic of a two-terminal diode with p-type WSe<sub>2</sub> and n-type SnSe<sub>2</sub>. (b) Band structures of WSe<sub>2</sub> and SnSe<sub>2</sub> with their electron affinities and band gaps obtained from our DFT calculation, suggesting initial type III, broken-gap band alignment in the heterostructure. (c) Band alignment simulation of the heterostructure with palladium contact, where a heavily  $p^+-n^+$  junction appears in the planar direction.  $E_c$ ,  $E_v$ , and  $E_f$  represent the conduction band, valence band, and the Fermi level, respectively. (d) Experimental measurement and theoretical fitting of the  $I_{ds}-V_{ds}$  characteristic of the device fabricated under ambient conditions. The device is gated at -70 V.

Two-dimensional (2D) materials are promising substitutes due to their steep band edges and atomically thin nature with an absence of dangling bonds at the surface.<sup>20-22</sup> Furthermore, 2D materials are available on a wafer scale for integration.<sup>23-25</sup> Moreover, 2D layered semiconductors possess different electron affinities and a wide range of band gaps from 0.4 to 2.0 eV, allowing for the formation of diverse ultrathin stacks with type II (staggered gap) or type III (broken gap) band alignment.<sup>22,26-29</sup> With a sharp homogeneous band edge and a narrow screening tunneling length (van der Waals (vdW) gap), vdW heterostructure-based Esaki diodes thus offer high performance such as high current density and a high peakto-valley ratio. However, all previously reported Esaki diodes using 2D layered materials show much lower device performance than 3D semiconductor diodes, consequently hindering their further application to band-to-band tunneling (BTBT) devices.<sup>30–34</sup>

#### **RESULTS AND DISCUSSION**

We first demonstrate that control of a sharp and clean vdW heterointerface is critical for achieving high-performance tunnel devices. An Esaki tunnel diode is based on vertically stacked  $WSe_2/SnSe_2$  heterojunctions (Figure 1a, and for the fabrication process and characterization, see SI Notes 1 and 2 and Figures S1 and S2). The energy levels of  $WSe_2$  and  $SnSe_2$  calculated by density functional theory (Figure 1b and see SI

Note 3)<sup>35</sup> depict the valence band edge of  $WSe_2$  as higher than the conduction band edge of SnSe<sub>2</sub> by 0.3 eV, suggesting an initial type III, broken-gap alignment. As confirmed by the transfer characteristics of SnSe<sub>2</sub>-FET and WSe<sub>2</sub>-FET (see SI Note 4 and Figure S3),  $SnSe_2$  is heavily n-doped and  $WSe_2$  is ambipolar with palladium (Pd) contact. Accordingly, band alignments of WSe<sub>2</sub>/SnSe<sub>2</sub> in contact with Pd are simulated using Poisson's equation (see SI Note 5 and Figure S5). Large differences in work function between Pd ( $\sim$ 5.3 eV), SnSe<sub>2</sub>, and WSe<sub>2</sub> induce the strong accumulation of hole carriers in WSe<sub>2</sub> to evolve the system into its thermal equilibrium. Band bending in WSe<sub>2</sub> takes place outside the overlapped WSe<sub>2</sub>/ SnSe<sub>2</sub> and in the planar direction instead of a vertical junction due to the thin thickness of WSe<sub>2</sub> (less than 10 nm).<sup>7</sup> Thus, a heavily doped  $p^+-n^+$  lateral heterojunction with a broken gap is achieved (Figure 1c), establishing the BTBT channel for electrons.

Output characteristics of the device fabricated in air clearly exhibit the NDR behavior at room temperature (Figure 1d).  $I_{ds}-V_{ds}$  curves of SnSe<sub>2</sub>-FET and WSe<sub>2</sub>-FET (see Figure S4) reveal that SnSe<sub>2</sub> is in ohmic contact with chromium metal, while a Schottky barrier exists in WSe<sub>2</sub>/Pd contact, indicating that our NDR behavior primarily stems from the p<sup>+</sup>(WSe<sub>2</sub>)n<sup>+</sup>(SnSe<sub>2</sub>) heterojunction rather than the semiconductormetal junction. As fitted by the theoretical calculation (Figure 1d, and for equation, see SI Note 6),  $I_{ds}$  is dominated by BTBT



Figure 2. Band alignment simulations of Pd/WSe<sub>2</sub>/SnSe<sub>2</sub> under different  $V_{ds}$  and the corresponding energy band diagrams. (a) Under the forward  $V_{ds}$ , electrons tunnel from SnSe<sub>2</sub> into WSe<sub>2</sub> and eventually flow into the Pd terminal. BTBT denotes the band-to-band tunneling. (b) Driven by a small reverse  $V_{ds}$ , electrons from the Pd source flow into WSe<sub>2</sub> and then tunnel into SnSe<sub>2</sub>. (c) Further increase of the reverse  $V_{ds}$  induces the depletion of WSe<sub>2</sub>, and thus electron tunneling is decreased. In this case, the thermionic emission starts to dominate  $I_{ds}$  with a saturated reverse current of  $I_{R}$ . The depletion of WSe<sub>2</sub> near the WSe<sub>2</sub>/SnSe<sub>2</sub> junction is denoted as Dep. (d) Under a large reverse  $V_{ds}$ , the electron transport property turns into the FN tunneling or thermionic emission mechanism.



Figure 3. Oxidative degradation of an exfoliated  $SnSe_2$  flake over time. (a) Optical images and (b) AFM mappings with extracted height profiles measured at 0, 5, 24, and 72 h. The scale bar is 5  $\mu$ m. (c) Raman spectra acquired at 0, 1, 2, 3, 5, and 24 h. (d)  $I_{ds}-V_g$  curve of  $SnSe_2$ -FET measured after fabrication, 1 day, 3 days, and 7 days.  $V_{ds}$  for measurements is kept at 0.5 V.



Figure 4. Improved NDR behavior of device fabricated in an inert gas environment and on an h-BN dielectric. Cross-sectional TEM images assisted with EDS element mappings of the device fabricated (a) in air and (b) in inert gas. The scale bar is 1 nm. (c) NDR behavior of devices fabricated on the SiO<sub>2</sub> dielectric in each environment at room temperature (left) and the reproducibility (right). All devices are operated at a back gate of -100 V. (d) Schematic of the NDR device fabricated on the h-BN dielectric layer and bottom monolayer graphene serving as the back-gate electrode. (e) High NDR performance with the peak-to-valley ratio of 4.0 and peak current of 30  $\mu$ A (overlap area of 20.5  $\mu$ m<sup>2</sup> in the p-n junction). (f) Performance comparison of our NDR device with other previously reported devices fabricated with traditional 2D materials (circles) and 3D semiconductors (squares).



Figure 5. Tunable NDR behavior via the h-BN tunneling barrier and electrostatic doping. (a) Schematic of the h-BN layer as the tunneling barrier between WSe<sub>2</sub> and SnSe<sub>2</sub> layers. (b) NDR performance with different h-BN thicknesses. All devices are fabricated on the SiO<sub>2</sub> dielectric and operated at the back gate of -80 V. (c) Extracted peak and valley voltages (left) and peak and valley currents together with the peak-to-valley ratio ( $J_{peak}/J_{valley}$ ) (right) as a function of h-BN thickness. (d) NDR behavior at different temperatures. (e) NDR behavior under different back-gate biases. (f) Extracted peak and valley voltages (left) and peak and valley currents together with the peak-to-valley ratio ( $J_{peak}/J_{valley}$ ) (right) as a function of gate bias.

current under negative  $V_{ds}$  and small positive  $V_{ds}$ . To further investigate the mechanism, band alignments in Pd/p<sup>+</sup>(WSe<sub>2</sub>)/ n<sup>+</sup>(SnSe<sub>2</sub>) heterojunction are simulated under different  $V_{ds}$ , and then the NDR behavior is explained based on the energy band diagrams (Figure 2). Here, it should be noted that the negative drain voltage is the forward bias and the positive drain voltage is the reverse bias because we contact the source electrode on the p-type WSe<sub>2</sub>.

At the forward drain bias ( $V_{ds}$  < 0 V in Figure 2a, corresponding to region (i) in Figure 1d), electrons in the SnSe<sub>2</sub> conduction band tunnel to the WSe<sub>2</sub> valence band and then recombine with holes in the WSe<sub>2</sub> valence band, and thus the forward BTBT current is formed. At a small reverse drain bias (0 V <  $V_{\rm ds}$  <  $V_{\rm peak}$  in Figure 2b, corresponding to region (ii) in Figure 1d), electrons in the Pd electrode tunnel to the valence band in WSe2 and then recombine with holes in the WSe<sub>2</sub> valence band, which are transported by BTBT at the  $WSe_2/SnSe_2$  junction, resulting in the formation of the reverse BTBT current. Further increase of the drain bias ( $V_{\text{peak}} < V_{\text{ds}} <$  $V_{\text{valley}}$  in Figure 2c, corresponding to region (iii) in Figure 1d) depletes the WSe<sub>2</sub> valence band near the WSe<sub>2</sub>/SnSe<sub>2</sub> junction and reduces the BTBT current at the WSe<sub>2</sub>/SnSe<sub>2</sub> junction. At the drain bias over the valley voltage ( $V_{\text{valley}} < V_{\text{ds}}$  in Figure 2c, corresponding to region (iii) in Figure 1d), no more BTBT current at the WSe<sub>2</sub>/SnSe<sub>2</sub> junction exists and only the reverse thermionic emission (TE) current over the large Pd/WSe<sub>2</sub> Schottky barrier remains. The current saturation in this voltage region is due to the limited reverse TE of electrons over the large Pd/WSe<sub>2</sub> Schottky barrier. With application of a very high drain bias  $(V_{\text{valley}} \ll V_{\text{ds}} \text{ in Figure } 2c)$ , electrons from the Pd electrode can be tunneled through the triangular WSe<sub>2</sub> conduction band by Fowler-Nordheim (FN) tunneling. It is not shown in the long  $WSe_2$  channel (5  $\mu$ m) device in Figure 1d but is shown in the short WSe<sub>2</sub> channel (1  $\mu$ m) device in Figure 5e, which is also confirmed in the  $\ln(I/V^2) - 1/V$  plot (see Figure S6).<sup>36</sup> It is noteworthy that Pd/WSe<sub>2</sub> contact in our device has a much higher Schottky barrier than previous Cr/WSe<sub>2</sub> contact in the WSe<sub>2</sub>/SnSe<sub>2</sub> device,<sup>9</sup> which suppresses the reverse TE current to less than the BTBT current level. Therefore, NDR behavior in our device can be shown at room temperature, while the previous Cr/WSe<sub>2</sub> contact device demonstrates only an NDR trend because the reverse TE current through the small Cr/WSe<sub>2</sub> Schottky barrier is larger than the BTBT current at room temperature. To conclude, the maximum current is manifested with resonant energy levels between two layers, and the current is finally reduced to saturation, followed by FN tunneling or thermionic emission to primarily dominate the current.

As SnSe<sub>2</sub> is highly sensitive to air and easily degraded during the conventional dry transfer process,<sup>9</sup> oxidative degradation to SnSe<sub>2</sub> would severely influence the interface quality, although WSe<sub>2</sub> is stable under ambient air conditions. The oxidation effect on SnSe<sub>2</sub> and WSe<sub>2</sub> flakes with exposure to ambient air over time was systematically studied. The optical microscopy (Figure 3a) and AFM (Figure 3b) images illustrate the surface morphological variations on exfoliated SnSe<sub>2</sub> with the appearance of small spots after 5 h of oxidation, which grow increasingly larger with time (denoted by white arrows in Figure 3a). The obvious spots aggregated on the surface are attributed to the faster oxidation at defect positions than other areas. Unlike the oxidation processes of BP flakes being etched layer by layer with an obvious decrease in thickness<sup>37</sup> and HfS<sub>2</sub> flakes becoming multiply thicker due to the intercalation of

oxygen atoms between layers,<sup>38</sup> the SnSe<sub>2</sub> flake maintains its original thickness with a negligible increase (height profiles in Figure 3b). This is because a distinct oxidation process that affects the SnSe<sub>2</sub> surface with material transformation, revealed in the comparison of cross-sectional high-angle annular darkfield scanning transmission electron microscopy (HAADF-STEM) images and energy dispersive X-ray spectroscopy (EDS) element mappings (Figure 4a,b). For heterostructures in air, the upper part of the SnSe<sub>2</sub> flake retained its crystalline layer structure the same as the SnSe<sub>2</sub> flake manipulated in a glovebox without variation in element signals. Meanwhile, the lower part exhibits a disordered transformation into an amorphous layer. In the Raman spectra of the SnSe<sub>2</sub> flake measured at various exposure times (Figure 3c), an additional new peak near the representative vibration mode of the  $E_{2g}$ peak (fitted using the Lorentz model) started to appear after 1h of oxidation. With a further increase of the exposure time, the new peak became more apparent and completely dominated over the  $E_{2g}$  peak after 24 h of oxidation. This new peak agrees with the phonon mode of  $SnSe_{2-x}^{39,40}$  rather than the  $Sn_xO_w$  corresponding to the evident decrease of the Se signal and the lack of O signal that was observed in the EDS analysis. Electrical stability of SnSe<sub>2</sub>-FET was characterized by repetitively measuring its transfer curves over time, where  $I_{ds}$ exhibits a decrease of approximately 1.6 times after 7 days in air (Figure 3d). In contrast, the WSe<sub>2</sub> flake maintains both a consistent surface morphology and Raman spectra throughout the measurements (see SI Figure S7), suggesting the strong structural stability against ambient air. Simultaneously, the electrical performance of WSe2-FET shows an identical current level for over 7 days to the air exposure. In summary, SnSe<sub>2</sub> flakes are sensitive to ambient air and are easily oxidized without effective protection, leading to the degradation of both the chemical structure and electrical properties. WSe<sub>2</sub> flakes possess a robust ability to resist the destruction of ambient air conditions, coinciding with results reported in previous literature.<sup>4</sup>

To explore the influence of heterointerfaces in an NDR diode, WSe<sub>2</sub>/SnSe<sub>2</sub> devices fabricated in air and inert gas are systematically studied for comparison. The cross-sectional TEM image of the device in air exhibits disordered layers at the interface with a thickness of  $\sim 2.4$  nm (Figure 4a). In contrast, the TEM image of the devices in inert gas clearly resolves both WSe<sub>2</sub> and SnSe<sub>2</sub> layers, as well as the more distinct interface (Figure 4b). Benefiting from our well-developed dry transfer method utilized inside the glovebox, there was no additional oxidation layer or typical vdW gap, resulting in an ultrasharp and clean interface. Devices fabricated in air and inert gas are electrically characterized to explore variations in NDR behavior (Figure 4c). The peak and valley currents are typically observed with tunneling, followed by the FN tunneling at high voltage. Moreover, the device fabricated in a glovebox exhibits high NDR performances, with a higher tunnel current and peak-to-valley ratio than those fabricated in air. The peak current of 23  $mA/mm^2$  is 2 orders of magnitude higher than that in air  $(0.22 \text{ mA/mm}^2)$  and the peak-to-valley ratio is 1.8, compared to less than 1.5 in air; however, these values varied between samples. This difference is attributed to the oxidation layers formed in ambient air, which would provide numerous traps or recombination sites and serve as a tunneling barrier, greatly affecting NDR performance. Meanwhile, the devices fabricated inside the glovebox contain minimal oxidation layers, presenting relatively high and stable tunneling currents

of  $20-30 \text{ mA/mm}^2$  and peak-to-valley ratios of 1.8-2.2. These results imply that the quality of the heterointerface plays a key role in the performance of tunneling devices.

To further improve NDR performance, 2D hexagonal boron nitride (h-BN) layers are used as the gate dielectric to reduce the trap scattering and stain effects, as well as to provide high gate-effect efficiency, by substituting the SiO<sub>2</sub> dielectric.<sup>42</sup> An Esaki diode is constructed on the h-BN layer with monolayer graphene serving as the back-gate electrode (Figure 4d, and for the fabrication process and characterization, see SI Note 8 and Figures S8 and S9). The usage of an h-BN dielectric improves the peak-to-valley ratio to 4.0 by approximately 2 times and the peak current density up to 1460 mA/mm<sup>2</sup> (Figure 4e) by 2 orders of magnitude compared to that on a SiO<sub>2</sub> dielectric. Our device exhibits the highest peak current density among 2D materials-based NDR tunnel devices, exceeding over 3-4 orders of magnitude,<sup>6,7,31,32</sup> and also exhibits a relatively high peak-to-valley ratio (Figure 4f). This is a demonstration to date that the high performance of NDR tunnel devices based on 2D vdW heterostructures at room temperature is comparable to those of Si or Ge homo- or heterojunctions.<sup>43-48</sup> Besides, our device with h-BN encapsulation shows a negligible change in  $I_{ds}-V_{ds}$  characteristics after 14 days of air exposure (see Figure S10). Since the current at the heterojunction has a tunneling component, the device can also work as a tunneling FET. The transfer characteristic (see SI Note 10 and Figure S13) shows a low subthreshold swing (SS) of 90 mV/dec for a current range of 5 orders of magnitude in the p-type region of the  $WSe_2/$ SnSe<sub>2</sub> TFET. It is noted that the SS in the TFET is usually improved by decreasing the thickness of the gate oxide or by adopting high- $\kappa$  dielectrics as the gate oxide, according to the basic formulation of the tunneling probability for TFETs, which is displayed as

$$T(E) \propto \exp\left[-\frac{8\pi\sqrt{2m^*E_g^{3/2}}}{3qh(E_g + \Delta\emptyset)}\sqrt{\frac{\varepsilon_c}{\varepsilon_{ox}}t_ct_{ox}}\right]$$
(1)

where  $m^*$  is the electron effective mass,  $E_g$  is the band gap, h is Planck's constant,  $\Delta \emptyset$  is the energy range of feasible tunneling, and  $\varepsilon_{c}$ ,  $\varepsilon_{ox}$ ,  $t_{c}$  and  $t_{ox}$  are the dielectric constants and thicknesses of the channel and gate oxide materials, respectively.

In our devices, the h-BN gate insulator layer is used to improve the peak current density and peak-to-valley ratio. By integrating the TMD heterostructure on the h-BN substrate of atomically flat and ultralow impurities, the peak current of the NDR diode can be increased by reducing the TMD roughness, trapped charges, and substrate surface phonons.<sup>49</sup> The improved carrier transport properties in the individual layer are shown in SI Note 9 and Figures S11 and S12. Furthermore, the valley current can be decreased by reducing traps in the forbidden gap of TMD generated from substrate-bound impurities at the channel-dielectric interface,<sup>50</sup> thereby suppressing the excess tunneling current through the traps in the TMD band gap. Nonetheless, the dielectric constant of h-BN is about  $3.12^{51}$ , which is significantly smaller than that of high- $\kappa$  dielectrics such as Al<sub>2</sub>O<sub>3</sub> (9.0–10.1) in a previous report.<sup>9</sup> This results in a high SS (90 mV/dec) in our TFET compared to previous work (37 mV/dec). Currently no high- $\kappa$ 2D insulators are found to our knowledge, and therefore, it is difficult to achieve both high peak-to-valley ratio and low SS.

Introducing high- $\kappa$  gate dielectrics such as Al<sub>2</sub>O<sub>3</sub> or HfO<sub>2</sub> by taking into account the removal of traps requires further study.

In previous reports, the uncertain quality of naturally formed oxidation layers is a crucial issue that impedes us from studying the insulating tunneling barrier effect on the NDR behavior. To study NDR performance depending on the thickness of the oxidized  $SnSe_{2-x}$  layer as a tunneling barrier, we instead insert the h-BN layer with various thicknesses of 0, 0.34, 1.02, and 3.98 nm at a clean WSe<sub>2</sub>/SnSe<sub>2</sub> interface (Figure 5a, and for fabrication process and characterization, see SI Note 11 and Figures S14 and S15).<sup>52,53</sup> As the h-BN thickness increases, both the peak current and peak-to-valley ratio are reduced (Figure 5b,c), indicating the decrease of the BTBT current. The BTBT current through the insulating barrier is decreased by direct tunneling (DT) probability, which is approximately estimated by<sup>54</sup>

$$T(E) = \exp\left[\frac{-4\pi W \sqrt{m^* \varphi_{\rm B}}}{h}\right]$$
(2)

where W and  $\varphi_{\rm B}$  are the width and height of the tunneling barrier, h is the Planck constant, and  $m^*$  is the electron effective mass. Direct tunneling probability along the h-BN thickness and BTBT conductance  $(G_{BTBT} = I_{BTBT_{peak}}/V_{peak})$ where  $I_{BTBT_{peak}} = I_{total_{peak}} - I_{dffusion}$  in Figure 5b) at h-BN thicknesses of 0, 0.34, 1.02, and 3.98 nm is plotted in Figure S16. The tunneling probability gradually decreases as the tunneling barrier width enlarges, which clearly matches with the reduction of BTBT conductance. Therefore, the NDR performance of the device is gradually degraded as the h-BN barrier width increases. Following this tendency, the NDR device possesses an inferior performance and low tunneling current if the oxidation layer is thicker than 1 nm, which is also well proved by our devices fabricated in air. When the oxidation layer is more than 4 nm, it is considered that the devices would lack NDR behavior, which is frequently reported by others with the same device structure.

Practically, the source-drain current contributed by the FN tunneling or thermionic emission falls dramatically with a decreased temperature, whereas the BTBT current shows an opposite trend. The temperature-dependent  $I_{ds}-V_{ds}$  curves were acquired at 300, 250, 190, 170, and 145 K (Figure 5d) at a back gate of -90 V. Our device maintains the NDR behavior regardless of temperature decrease and exhibits an increased peak current, confirming a BTBT mechanism. At low temperature, the Fermi-Dirac distribution curve becomes closer to the Fermi level, enhancing the probability of energy states near the Femi level being occupied by electrons. This eventually increases the BTBT current since the filled states are increased below the SnSe2 Fermi level while having more empty states in WSe<sub>2</sub>. Another apparent feature is the slightly positive shift of peak voltage at low temperature, attributed to the increase in contact resistance at the metal-semiconductor junction.55 Besides, the peak-to-valley ratio increased from 1.05 (300 K) to 1.33 (145 K) (inset in Figure 5d) with a decreased current after the valley point, showing a similar trend to that observed in other 2D semiconductor-based NDR devices.<sup>6,31</sup>

NDR performance is further tuned *via* electrostatic gating (Figures 5e,f), which starts to appear while being gated at -70 V. At a high negative gate voltage, *i.e.*,  $V_{\rm g} < -70$  V (see Figure S17a), the WSe<sub>2</sub> layer accumulates hole carriers, resulting in

the BTBT taking place from Pd to the SnSe<sub>2</sub> conduction band through the WSe<sub>2</sub> valence band. Therefore, NDR behavior occurs in this gate voltage region. Meanwhile, at a lower negative gate voltage, *i.e.*,  $V_g > -70$  V (see Figure S17b), BTBT through the WSe<sub>2</sub> valence band is not allowed. As a result, the source–-drain current is contributed by the thermionic emission from Pd to the WSe<sub>2</sub> conduction band, and then the NDR behavior does not appear in this gate voltage region. Gate-tunable NDR behavior becomes more prominent with increased peak current density by more than 10 times at -100 V, as well as the increased peak-to-valley ratio, where the Fermi level in the WSe<sub>2</sub> layer moves further from its valence band, leaving more available empty states.

#### CONCLUSION

We have demonstrated that the quality of the vdW heterointerfaces is crucial to achieve high tunnel device performance. Since SnSe<sub>2</sub> is an air-unstable material, a glovebox dry transfer method is well developed to construct the  $SnSe_2/WSe_2$  heterojunctions, which efficiently suppressed the oxidation layers at the heterointerfaces, ensuring the generation of a pure and clean channel for the interband electron tunneling transport. Besides, Pd/WSe<sub>2</sub> contact in our device possesses a much higher Schottky barrier than previously reported Cr/WSe<sub>2</sub> contact in the WSe<sub>2</sub>/SnSe<sub>2</sub> device, which suppresses the thermionic emission current to less than the BTBT current level, enabling the clear observation of NDR at room temperature. Hence, the realization of an NDR device with an extremely high tunneling current density of 1460 mA/mm<sup>2</sup> and a high peak-to-valley ratio of 4 has been shown, which is the highest value among conventional 2D materials-based NDR devices and comparable to 3D devices. In addition, by exploring the influence of the heterointerface in the NDR diodes, we experimentally discovered that the tunneling barrier could degrade NDR performance. Moreover, our devices also exhibit an efficient tunability of NDR performance by electrostatic doping. They therefore suggest promising possibilities for future low-power electronics.

## **METHODS**

**Device Fabrication.** The bottom-up assembly method was employed with series of combined wet bubbling transfer (for CVD flakes), glovebox PPC dry transfer (for SnSe<sub>2</sub> flakes), and traditional PMMA dry transfer (for exfoliated flakes). The glovebox system for heterostructure fabrication was equipped with an optical microscope and dry transfer system. The  $O_2$  and  $H_2O$  concentrations inside were maintained at less than 1 ppm by circulation with high-purity argon gas. Detailed processes can be found in SI Notes 1, 8, and 11, respectively.

**Characterization.** Witec Raman spectroscopy (532 nm laser) was used to study Raman spectra of the samples. The AFM mapping analyses were recorded in a SPA400 (SEIKO) system. Electrical transport measurements, including temperature-dependent characterization, were carried out with a probe station and source/measurement units (Keithley 4200 and Agilent B2900A) under high-vacuum conditions ( $10^{-6}$  Torr).

**Electronic Band Structure Calculation.** First-principle calculations based on density functional theory (exchange–correlation function) were performed to calculate the band gaps of WSe<sub>2</sub> and  $SnSe_2$  with three layers. The detailed calculation process can be found in SI Note 3.

**Band Alignment Simulations.** The charge distribution based on Poisson's equation was solved in MATLAB. Detailed simulation equations, parameters, and results are provided in SI Note 5. Fitting of Source–Drain Current. The carrier transport mechanism of band-to-band tunneling was considered for the fitting in MATLAB in SI Note 6.

## ASSOCIATED CONTENT

#### **S** Supporting Information

The Supporting Information is available free of charge on the ACS Publications website at DOI: 10.1021/acsnano.9b03342.

Notes 1–11 and Figures S1–S17 contain the fabrication processes and characterizations of devices, DFT simulations for band structures, band alignment simulations using Poisson's equation, fitting equation for band-to-band tunneling current, the  $\ln(I/V^2)-1/V$  plot of FN tunneling and thermionic emission, the stability of devices against air ambient, carrier transport properties in WSe<sub>2</sub>-FET on an h-BN dielectric, tunneling field effect in the WSe<sub>2</sub>/SnSe<sub>2</sub> heterostructure (PDF)

#### **AUTHOR INFORMATION**

## **Corresponding Authors**

\*E-mail: micco21@skku.edu.

\*E-mail: leeyoung@skku.edu.

## ORCID 💿

Gyeongtak Han: 0000-0002-9483-1504 Woo Jong Yu: 0000-0002-7399-307X

Young Hee Lee: 0000-0001-7403-8157

# Author Contributions

<sup>II</sup>S.F. and Q.A.V. contributed equally to this work.

## Notes

The authors declare no competing financial interest.

## ACKNOWLEDGMENTS

Y.H.L. acknowledges support from the Institute for Basic Science (IBS-R011-D1). W.J.Y. acknowledges the HRD program (No. 20144030200580) of the KETEP grant funded by the KGMT and Basic Science Research Program through NRF, funded by the Ministry of Science, ICT & Future Planning (NRF-2015R1C1A1A02037387). We also thank Q. V. Bui at the Center for Integrated Nanostructure Physics, Institute for Basic Science, Sungkyunkwan University, for helping us conduct the band structure calculation for WSe<sub>2</sub> and SnSe<sub>2</sub>. We also thank J. C. Lee at the Department of Energy Science, Sungkyunkwan University, for helping us perform the fitting for band-to-band tunneling current.

#### REFERENCES

(1) Esaki, L. New Phenomenon in Narrow Germanium *p-n* Junctions. *Phys. Rev.* **1958**, *109*, 603–604.

(2) Esaki, L. Long Journey into Tunneling. *Science* **1974**, *183*, 1149–1156.

(3) Van Degrift, C. T. Tunnel Diode Oscillator for 0.001 ppm Measurements at Low Temperatures. *Rev. Sci. Instrum.* **1975**, *46*, 599–607.

(4) Alekseev, E.; Pavlidis, D. Large-Signal Microwave Performance of GaN-Based NDR Diode Oscillators. *Solid-State Electron.* **2000**, *44*, 941–947.

(5) Munsterman, G. T. Tunnel-Diode Microwave Amplifiers. APL Technol. Dig. **1965**, *4*, 2–10.

(6) Shim, J.; Oh, S.; Kang, D.; Jo, S.; Ali, M. H.; Choi, W.; Heo, K.; Jeon, J.; Lee, S.; Kim, M.; Song, Y. J.; Park, J. Phosphorene/Rhenium Disulfide Heterojunction-Based Negative Differential Resistance Device for Multi-Valued Logic. *Nat. Commun.* **2016**, *7*, 13413.

(7) Nourbakhsh, A.; Zubair, A.; Dresselhaus, M. S. Transport Properties of a  $MoS_2/WSe_2$  Heterojunction Transistor and Its Potential for Application. *Nano Lett.* **2016**, *16*, 1359–1366.

(8) Roy, T.; Tosun, M.; Hettick, M.; Ahn, G. H.; Hu, C. 2D-2D Tunneling Field-Effect Transistors Using WSe<sub>2</sub>/SnSe<sub>2</sub> Heterostructures. *Appl. Phys. Lett.* **2016**, *108*, 083111.

(9) Yan, X.; Liu, C.; Li, C.; Bao, W.; Ding, S.; Zhang, D. W. Tunable SnSe<sub>2</sub>/WSe<sub>2</sub> Heterostructure Tunneling Field Effect Transistor. *Small* **2017**, *1701478*, 1–8.

(10) Xu, J.; Jia, J.; Lai, S.; Ju, J.; Lee, S. Tunneling Field Effect Transistor Integrated with Black Phosphorus-MoS<sub>2</sub> Junction and Ion Gel Dielectric. *Appl. Phys. Lett.* **2017**, *110*, 033103.

(11) Liu, X.; Qu, D.; Li, H.; Moon, I.; Ahmed, F.; Kim, C.; Lee, M.; Choi, Y.; Cho, J. H.; Hone, J. C.; Yoo, W. J. Modulation of Quantum Tunneling *via* a Vertical Two-Dimensional Black Phosphorus and Molybdenum Disulfide *p-n* Junction. *ACS Nano* **2017**, *11*, 9143–9150.

(12) Sarkar, D.; Xie, X.; Liu, W.; Cao, W.; Kang, J.; Gong, Y.; Kraemer, S.; Ajayan, P. M.; Banerjee, K. A Subthermionic Tunnel Field-Effect Transistor with an Atomically Thin Channel. *Nature* **2015**, *526*, 91–95.

(13) Vandenberghe, W. G.; Verhulst, A. S.; Sorée, B.; Magnus, W.; Groeseneken, G.; Smets, Q.; Heyns, M.; Fischetti, M. V.; Magnus, W. Figure of Merit for and Identification of sub-60 mV/decade Devices. *Appl. Phys. Lett.* **2013**, *102*, 013510.

(14) Agarwal, S.; Klimeck, G.; Luisier, M. Leakage-Reduction Design Concepts for Low-Power Vertical Tunneling Field-Effect Transistors. *IEEE Electron Device Lett.* **2010**, *31*, 621–623.

(15) Peercy, P. S. The Drive to Miniaturization. *Nature* **2000**, *406*, 1023–1026.

(16) Ho, J. C.; Yerushalmi, R.; Jacobson, Z. A.; Fan, Z.; Alley, R. L.; Javey, A. Controlled Nanoscale Doping of Semiconductors *via* Molecular Monolayers. *Nat. Mater.* **2008**, *7*, 62–67.

(17) Yang, C.; Huang, K.; Su, Y. High Peak-to-Valley Current Ratio GaAs/InGaAs/InAs Double Stepped Quantum Well Resonant Interband Tunneling Diodes at Room Temperature. *Jpn. J. Appl. Phys.* **1996**, 35, 535–537.

(18) Oehme, M. Silicon Interband Tunneling Diodes with High Peak-to-Valley Ratios. *Thin Solid Films* **2012**, *520*, 3341–3344.

(19) Jin, N.; Chung, S.; Rice, A. T.; Berger, P. R.; Thompson, P. E.; Rivas, C.; Lake, R.; Sudirgo, S.; Kempisty, J. J.; Curanovic, B.; Rommel, S. L.; Hirschman, K. D.; Kurinec, S. K.; Chi, P. H.; Simons, D. S. Diffusion Barrier Cladding in Si/SiGe Resonant Interband Tunneling Diodes and Their Patterned Growth on PMOS Source/ Drain Regions. *IEEE Trans. Electron Devices* **2003**, *50*, 1876–1884.

(20) Britnell, L.; Gorbachev, R. V.; Jalil, R.; Belle, B. D.; Schedin, F.; Mishchenko, A.; Georgiou, T.; Katsnelson, M. I.; Eaves, L.; Morozov, S. V.; Peres, N. M. R.; Leist, J.; Geim, A. K.; Novoselov, K. S.; Ponomarenko, L. A. Field-Effect Tunneling Transistor Based on Vertical Graphene Heterostructures. *Science* **2012**, *335*, 947–951.

(21) Britnell, L.; Ribeiro, R. M.; Eckmann, A.; Jalil, R.; Belle, B. D.;
Mishchenko, A.; Kim, Y.; Gorbachev, R. V.; Georgiou, T.; Morozov,
S. V.; Grigorenko, A. N.; Geim, A. K.; Casiraghi, C.; Castro Neto, A.
H.; Novoselov, K. S. Strong Light-Matter Interactions in Heterostructures of Atomically Thin Films. *Science* 2013, 340, 1311–1315.
(22) Furchi, M. M.; Pospischil, A.; Libisch, F.; Burgdo, J.; Mueller,
T. Photovoltaic Effect in an Electrically Tunable van Der Waals
Heterojunction. *Nano Lett.* 2014, 14, 4785–4791.

(23) Nguyen, V. L.; Perello, D. J.; Lee, S.; Nai, C. T.; Shin, B. G.; Kim, J.; Park, H. Y.; Jeong, H. Y.; Zhao, J.; Vu, Q. A.; Lee, S. H.; Loh, K. P.; Jeong, S. Y.; Lee, Y. H. Wafer-Scale Single-Crystalline AB-Stacked Bilayer Graphene. *Adv. Mater.* **2016**, *28*, 8177–8183.

(24) Lin, Y.-C.; Zhang, W.; Huang, J.-K.; Liu, K.-K.; Lee, Y.-H.; Liang, C.-T.; Chu, C.-W.; Li, L.-J. Wafer-Scale MoS<sub>2</sub> Thin Layers Prepared by MoO<sub>3</sub> Sulfurization. *Nanoscale* **2012**, *4*, 6637–6641.

(25) Huang, J.-K.; Pu, J.; Hsu, C.-L.; Chiu, M.-H.; Juang, Z.-Y.; Chang, Y.-H.; Chang, W.-H.; Iwasa, Y.; Takenobu, T.; Li, L.-J. Large-Area Synthesis of Highly Crystalline WSe<sub>2</sub> Monolayers and Device Applications. *ACS Nano* **2014**, *8*, 923–930.

(26) Hong, X.; Kim, J.; Shi, S.; Zhang, Y.; Jin, C.; Sun, Y.; Tongay, S.; Wu, J.; Zhang, Y.; Wang, F. Ultrafast Charge Transfer in Atomically Thin MoS<sub>2</sub>/WS<sub>2</sub> Heterostructures. *Nat. Nanotechnol.* **2014**, *9*, 682–686.

(27) Cheng, R.; Li, D.; Zhou, H.; Wang, C.; Yin, A.; Jiang, S.; Liu, Y.; Chen, Y.; Huang, Y.; Duan, X. Electroluminescence and Photocurrent Generation from Atomically Sharp WSe<sub>2</sub>/MoS<sub>2</sub> Heterojunction *p-n* Diodes. *Nano Lett.* **2014**, *14*, 5590–5597.

(28) Fang, H.; Battaglia, C.; Carraro, C.; Nemsak, S.; Ozdol, B.; Seuk, J. Strong Interlayer Coupling in van Der Waals Heterostructures Built from Single-Layer Chalcogenides. *Proc. Natl. Acad. Sci. U. S. A.* **2014**, *111*, 6198–6202.

(29) Lee, C.; Lee, G.; Van der Zande, A. M.; Chen, W.; Li, Y.; Han, M.; Cui, X.; Arefe, G.; Nuckolls, C.; Heinz, T. F.; Guo, J.; Hone, J.; Kim, P. Atomically Thin *p-n* Junctions with van Der Waals Heterointerfaces. *Nat. Nanotechnol.* **2014**, *9*, 676–681.

(30) Roy, T.; Tosun, M.; Cao, X.; Fang, H.; Lien, D.; Zhao, P.; Chen, Y.; Chueh, Y.; Guo, J.; Javey, A. Dual-Gated MoS<sub>2</sub>/WSe<sub>2</sub> van Der Waals Tunnel Diodes and Transistors. *ACS Nano* **2015**, *9*, 2071–2079.

(31) Yan, R.; Fathipour, S.; Han, Y.; Song, B.; Xiao, S.; Li, M.; Ma, N.; Protasenko, V.; Muller, D. A.; Jena, D.; Xing, H. G. Esaki Diodes in van Der Waals Heterojunctions with Broken-Gap Energy Band Alignment. *Nano Lett.* **2015**, *15*, 5791–5798.

(32) Movva, H. C. P.; Kang, S.; Rai, A.; Kim, K.; Fallahazad, B.; Taniguchi, T.; Watanabe, K.; Tutuc, E.; Banerjee, S. K. Room Temperature Gate-Tunable Negative Differential Resistance in  $MoS_2/hBN/WSe_2$  Heterostructures. 2016 74th Annu. Device Res. Conf. 2016, 9, 1–2.

(33) Duong, N. T.; Bang, S.; Lee, S. M.; Dang, D. X.; Kuem, D. H.; Lee, J.; Jeong, M. S.; Lim, S. C. Parameter Control for Enhanced Peak-to-Valley Current Ratio in a MoS<sub>2</sub>/MoTe<sub>2</sub> van Der Waals Heterostructure. *Nanoscale* **2018**, *10*, 12322–12329.

(34) Murali, K.; Dandu, M.; Das, S.; Majumdar, K. Gate-Tunable WSe<sub>2</sub>/SnSe<sub>2</sub> Backward Diode with Ultrahigh-Reverse Rectification Ratio. *ACS Appl. Mater. Interfaces* **2018**, *10*, 5657–5664.

(35) Zhang, C.; Gong, C.; Nie, Y.; Min, K.; Liang, C.; Oh, Y. J.; Zhang, H.; Wang, W.; Hong, S.; Colombo, L.; Wallace, R. M.; Cho, K. Systematic Study of Electronic Structure and Band Alignment of Monolayer Transition Metal Dichalcogenides in Van Der Waals Heterostructures. 2D Mater. 2017, 4, 015026.

(36) Muller, M.; Miao, G.-X.; Moodera, J. S. Exchange Splitting and Bias-Dependent Transport in EuO Spin Filter Tunnel Barriers. *Europhys. Lett.* **2009**, *88*, 47006.

(37) Wang, Y.; Yang, B.; Wan, B.; Xi, X.; Zeng, Z.; Liu, E.; Wu, G.; Liu, Z.; Wang, W. Degradation of Black Phosphorus: A Real-Time <sup>31</sup>P NMR Study. 2D Mater. **2016**, *3*, 035025.

(38) Chae, S.; Jin, Y.; Kim, T. S.; Chung, D. S.; Na, H. Oxidation Effect in Octahedral Hafnium Disulfide Thin Film. *ACS Nano* **2016**, *10*, 1309–1316.

(39) Jeong, G.; Kim, J.; Gunawan, O.; Ryul, S.; Hyun, S.; Yong, J.; Seog, Y.; Shin, B. Preparation of Single-Phase SnSe Thin-Films and Modification of Electrical Properties *via* Stoichiometry Control for Photovoltaic Application. *J. Alloys Compd.* **2017**, *722*, 474–481.

(40) Ahmet, I. Y.; Hill, M. S.; Raithby, P. R.; Johnson, A. L. Tin Guanidinato Complexes : Oxidative Control of Sn, SnS, SnSe and SnTe Thin Film Deposition. *Dalt. Trans.* **2018**, *47*, 5031–5048.

(41) Shokouh, S. H. H.; Jeon, P. J.; Pezeshki, A.; Choi, K.; Lee, H. S.; Kim, J. S.; Park, E. Y.; Im, S. High-Performance, Air-Stable, Top-Gate, *p*-Channel WSe<sub>2</sub> Field-Effect Transistor with Fluoropolymer Buffer Layer. *Adv. Funct. Mater.* **2015**, *25*, 7208–7214.

(42) Vu, Q. A.; Fan, S.; Lee, S. H.; Joo, M.; Yu, W. J.; Lee, Y. H. Near-Zero Hysteresis and Near-Ideal Subthreshold Swing in h-BN Encapsulated Single-Layer  $MoS_2$  Field-Effect Transistors. 2D Mater. 2018, 5, 031001.

(43) Wang, J.; Wheeler, D.; Yan, Y.; Zhao, J.; Howard, S.; Seabaugh, A. Silicon Tunnel Diodes Formed by Proximity Rapid Thermal Diffusion. *Proc. IEEE Lester Eastman Conf. High Perform. Dev.* 2002, 393–401.

(44) Oehme, M.; Karmous, A.; Sarlija, M.; Werner, J.; Kasper, E.; Schulze, J. Ge Quantum Dot Tunneling Diode with Room Temperature Negative Differential Resistance. *Appl. Phys. Lett.* **2010**, *97*, 012101.

(45) Oehme, M.; Hähnel, D.; Werner, J.; Kaschel, M.; Kirfel, O.; Kasper, E.; Schulze, J. Si Esaki Diodes with High Peak to Valley Current Ratios. *Appl. Phys. Lett.* **2009**, *95*, 242109.

(46) Fave, A.; Lelièvre, J.; Gallet, T.; Su, Q.; Lemiti, M. Fabrication of Si Tunnel Diodes for C-Si Based Tandem Solar Cells Using Proximity Rapid Thermal Diffusion. *Energy Procedia* **2017**, *124*, 577–583.

(47) Park, S.; Member, S.; Anisha, R.; Member, S.; Berger, P. R.; Member, S.; Loo, R.; Nguyen, N. D.; Takeuchi, S.; Caymax, M. Si/ SiGe Resonant Interband Tunneling Diodes Incorporating  $\delta$ -Doping Layers Grown by Chemical Vapor Deposition. *IEEE Electron Device Lett.* **2009**, 30, 1173–1175.

(48) Duschl, R.; Schmidt, O. G.; Reitemann, G.; Kasper, E.; Eberl, K. High Room Temperature Peak-to-Valley Current Ratio in Si Based Esaki Diodes. *Electron. Lett.* **1999**, *35*, 1111–1112.

(49) Dean, C. R.; Young, A. F.; Meric, I.; Lee, C.; Wang, L.; Sorgenfrei, S.; Watanabe, K.; Taniguchi, T.; Kim, P.; Shepard, K. L.; Hone, J. Boron Nitride Substrates for High-Quality Graphene Electronics. *Nat. Nanotechnol.* **2010**, *5*, 722–726.

(50) Furchi, M. M.; Polyushkin, D. K.; Pospischil, A.; Mueller, T. Mechanisms of Photoconductivity in Atomically Thin MoS<sub>2</sub>. *Nano Lett.* **2014**, *14*, 6165–6170.

(51) Laturia, A.; Van de Put, M. L.; Vandenberghe, W. G. Dielectric Properties of Hexagonal Boron Nitride and Transition Metal Dichalcogenides : From Monolayer to Bulk. *npj 2D Mater. Appl.* **2018**, *1*–7, DOI: 10.1038/s41699-018-0050-x.

(52) Vu, Q. A.; Shin, Y. S.; Kim, Y. R.; Nguyen, V. L.; Kang, W. T.; Kim, H.; Luong, D. H.; Lee, I. M.; Lee, K.; Ko, D.; Heo, J.; Park, S.; Lee, Y. H.; Yu, W. J. Two-Terminal Floating-Gate Memory with van Der Waals Heterostructures for Ultrahigh on/off Ratio. *Nat. Commun.* **2016**, *7*, 1–8.

(53) Vu, Q. A.; Lee, J. H.; Nguyen, V. L.; Shin, Y. S.; Lim, S. C. Tuning Carrier Tunneling in van Der Waals Heterostructures for Ultrahigh Detectivity. *Nano Lett.* **2017**, *17*, 453–459.

(54) Jena, B. D. Tunneling Transistors Based on Graphene and 2-D Crystals. *Proc. IEEE* 2013, 101, 1585–1602.

(55) Rideout, V. L. A Review of the Theory, Technology and Applications of Metal-Semiconductor Rectifiers. *Thin Solid Films* **1978**, *48*, 261–291.