scispace - formally typeset
A

Aftab Ahmad

Researcher at Micron Technology

Publications -  29
Citations -  1038

Aftab Ahmad is an academic researcher from Micron Technology. The author has contributed to research in topics: Layer (electronics) & Transistor. The author has an hindex of 18, co-authored 29 publications receiving 1038 citations.

Papers
More filters
Patent

Built-in test circuit connection for wafer level burnin and testing of individual dies

TL;DR: In this paper, an additional conductive layer is used to power the test circuits and allows the use of very few electrical connections in order to permit testing of the devices while still on the wafer.
Patent

Method of manufacturing small geometry MOS field-effect transistors having improved barrier layer to hot electron injection

TL;DR: In this paper, the gate oxide and a gate electrode are formed on the surface of a silicon substrate and source and drain regions are ion implanted into the silicon substrate using the gate electrode as a mask.
Patent

Semiconductor array having built-in test circuit for wafer level testing

TL;DR: In this paper, a test circuit is provided for an integrated circuit device, whereby an oscillator is provided on-chip and is activated by test circuit, and the response of the DUT at different operating speeds is determined by the adjustment of the oscillator speed so that a timing signal used for the testing may be varied.
Patent

Process for fabricating ULSI CMOS circuits using a single polysilicon gate layer and disposable spacers

TL;DR: In this article, a process for fabricating ultra-large-scale integration CMOS circuits using a single polysilicon gate layer for both N-channel and P-channel devices is presented.
Patent

Barrier in gate stack for improved gate dielectric integrity

TL;DR: In this paper, a barrier layer comprising silicon mixed with an impurity is disclosed for protection of gate dielectrics in integrated transistors, which is of particular utility in conjunction with CVD tungsten silicide straps.