scispace - formally typeset
D

Derick J. Wristers

Researcher at Advanced Micro Devices

Publications -  148
Citations -  2965

Derick J. Wristers is an academic researcher from Advanced Micro Devices. The author has contributed to research in topics: Gate oxide & Layer (electronics). The author has an hindex of 29, co-authored 148 publications receiving 2965 citations. Previous affiliations of Derick J. Wristers include Spansion.

Papers
More filters
Patent

Ultrathin oxynitride structure and process for VLSI applications

TL;DR: In this article, a process for growing an ultra-thin dielectric layer for use as a MOSFET gate oxide or a tunnel oxide for EEPROM's is described.
Patent

Integrated circuit gate conductor which uses layered spacers to produce a graded junction

TL;DR: In this paper, a transistor is provided with a graded source/drain junction, where at least two dielectric spacers are formed in sequence upon the gate conductor, followed by an ion implant.
Patent

Method and apparatus for in situ anneal during ion implant

TL;DR: In this article, an ion implant device includes an end station that is adapted for application and control of thermal energy to the end station for raising the temperature of a semiconductor substrate wafer during implantation.
Patent

Low temperature solid-phase epitaxy fabrication process for MOS devices built on strained semiconductor substrate

TL;DR: In this paper, a method of manufacturing a semiconductor device, comprising steps of: (a) providing a substrate comprising a strained lattice semiconductor layer at an upper surface thereof and having a pre-selected amount of lattice strain, and (b) forming a device structure in the semiconductor substrate by a process comprising forming at least one amorphous region in at least a portion of the strained lattice lattice layer; and (c) thermal annealing at a minimum temperature sufficient to effect epitaxial re-crystallization of the at least
Patent

Method of making disposable channel masking for both source/drain and LDD implant and subsequent gate fabrication

TL;DR: In this article, a method for fabricating a semiconductor device, the method including forming a first dielectric layer above a structure and forming an island of a sacrificial layer above the first layer is described.