scispace - formally typeset
D

Durai Vishak Nirmal Ramaswamy

Researcher at Micron Technology

Publications -  83
Citations -  312

Durai Vishak Nirmal Ramaswamy is an academic researcher from Micron Technology. The author has contributed to research in topics: Transistor & Capacitor. The author has an hindex of 11, co-authored 83 publications receiving 312 citations. Previous affiliations of Durai Vishak Nirmal Ramaswamy include Sony Broadcast & Professional Research Laboratories.

Papers
More filters
Patent

Ferroelectric Field Effect Transistors, Pluralities Of Ferroelectric Field Effect Transistors Arrayed In Row Lines And Column Lines, And Methods Of Forming A Plurality Of Ferroelectric Field Effect Transistors

TL;DR: In this article, a gate construction of the transistor comprises inner dielectric extending along the channel top and laterally along the channels sidewalls, and outer ferroelectric material is shown to be an extension of the inner material.
Patent

Writing to cross-point non-volatile memory

TL;DR: In this article, a non-volatile memory array with multiple memory cells in electronic communication with a common conductive line is considered, and each memory cell may have an electrically non-linear selection component.
Patent

Methods for forming a string of memory cells and apparatuses having a vertical string of memory cells including metal

TL;DR: In this paper, a string of memory cells and apparatuses having a vertical string of RAMs are described, where the memory cell can include metal along an interface between the tunnel dielectric material and the floating gate material.
Patent

Arrays of memory cells individually comprising a capacitor and an elevationally-extending transistor, methods of forming a tier of an array of memory cells, and methods of forming an array of memory cells individually comprising a capacitor and an elevationally-extending transistor

TL;DR: In this paper, a method of forming a tier of an array of memory cells within an array area, the memory cells individually comprising a capacitor and an elevationally-extending transistor, was described.
Patent

Array of cross point memory cells and methods of forming an array of cross point memory cells

TL;DR: In this article, a method of forming an array of cross point memory cells comprises forming spaced conductive lower electrode pillars for individual of the memory cells being formed along and elevationally over spaced lower first lines.