scispace - formally typeset
H

Hung-Jung Tu

Researcher at TSMC

Publications -  11
Citations -  243

Hung-Jung Tu is an academic researcher from TSMC. The author has contributed to research in topics: Wafer & Probe card. The author has an hindex of 6, co-authored 11 publications receiving 243 citations.

Papers
More filters
Patent

Approach for bonding dies onto interposers

TL;DR: In this article, a plurality of dies is bonded onto a front surface of the interposer wafer and a grinding is performed on a backside of the substrate to expose the plurality of TSVs.
Patent

Three-Dimensional Integrated Circuits with Protection Layers

TL;DR: A semiconductor structure includes a first die comprising a first substrate and a first bonding pad over the first substrate, a second die having a first surface and a second surface opposite the first surface as discussed by the authors.
Patent

Structure and method for stacked wafer fabrication

TL;DR: In this paper, a method for fabricating stacked wafers is provided, which comprises providing a wafer having a chip side and a non-chip side, the chip side comprising a plurality of semiconductor chips.
Patent

Liner formation in 3DIC structures

TL;DR: In this paper, the bottom of the TSV liner is shown to have a bottom height greater than a middle thickness of the sidewall portion of a TSV opening, and the bottom has a bottom width greater than the width of the bottom.
Patent

Semiconductor contact structure

TL;DR: In this article, a semiconductor device structure for a three-dimensional integrated circuit is provided, which includes a substrate having a first surface and a second surface, a via defined in the substrate and extending from the first surface to the second surface.