scispace - formally typeset
S

Scott A. White

Researcher at Advanced Micro Devices

Publications -  35
Citations -  1186

Scott A. White is an academic researcher from Advanced Micro Devices. The author has contributed to research in topics: Operand & Status register. The author has an hindex of 19, co-authored 35 publications receiving 1186 citations.

Papers
More filters
Patent

System and method for operating components of an integrated circuit at independent frequencies and/or voltages

TL;DR: The operating frequency and/or voltage of a logic core may be independently adjusted for various reasons, such as power management and temperature control as mentioned in this paper, and logic circuitry at an interface between the controller and the logic cores may translate logic signals from one voltage and frequency to another to enable communication between the bridge and the Logic core when the two are operating at different voltages and frequencies.
Patent

Superscaler microprocessor including flag operand renaming and forwarding apparatus

TL;DR: In this paper, a superscalar microprocessor is provided with a reorder buffer for storing the speculative state of the microprocessor and a register file for storing real state of a microprocessor.
Patent

Dependency checking and forwarding of variable width operands

TL;DR: In this article, a pipelined or superscalar processor that executes operations utilizing operand data of variable bit widths improves parallel performance by partitioning a fixed bit width operand into several partial operand fields (215, 216 and 217) and checking for data dependencies, tagging and forwarding data in these fields independently of one another.
Patent

Resynchronisation of a superscalar processor

TL;DR: In this article, a pipeline processor (110) is resynchronized under designated conditions by updating a fetch program counter (210) and fetches instructions from a memory (114).
Patent

Floating point stack and exchange instruction

TL;DR: In this paper, a lookahead stack pointer (502) and remap array (504) are updated to preserve the processor's state of operation, while speculative instructions are executed.