scispace - formally typeset
Patent

Dual rail dynamic flip-flop with single evaluation path

Reads0
Chats0
TLDR
In this article, a dynamic flip-flop circuit with a pre-charge phase and an evaluation phase allows implementation of multiple-input logic functions without sacrificing performance by using a single evaluation path to generate its output signals.
Abstract
A dynamic flip-flop circuit that operates in a pre-charge phase and an evaluation phase allows for implementation of multiple-input logic functions without sacrificing performance by using a single evaluation path to generate its output signals. In one embodiment, the dynamic flip-flop circuit includes input logic that receives a clock signal and one or more data input signals. The clock signal defines the pre-charge phase and the evaluation phase of the flip-flop circuit. The input logic has an output terminal connected to a first output buffer circuit, which in turn drives the flip-flop circuit's Q output signal. The output terminal of the input logic is combined with the clock signal in a logic gate having an output terminal connected to a second output buffer circuit, which in turn drives the flip-flop circuit's complementary output signal {overscore (Q)}. During the pre-charge phase, the input logic forces the Q output signal to a first logic state via the first output buffer, and the logic gate forces the {overscore (Q)} output signal to logic low via the second output buffer. During the evaluation phase, the input logic generates a logic signal in response to a predetermined logic function of its one or more input signals. The logic signal(s), in turn, drives the Q output signal via the first output buffer, and drives the {overscore (Q)} output signal to a complementary logic state via the logic gate and second output buffer.

read more

Citations
More filters
Patent

Semiconductor Integrated Circuit Device

TL;DR: In this article, a low-voltage control without largely increasing the circuit layout area in a low power consumption structure is presented. But the authors focus on the case of low-speed control, where the region operates on voltages between a power supply voltage and a virtual reference potential.
Patent

Logic system for dpa and/or side channel attack resistance

TL;DR: In this article, DPA-resistant logic circuits and routing are described and an architecture and methodology are suitable for integration in a common automated EDA design tool flow, which can be used in logic circuits, gate arrays, FPGAs, cryptographic processors, etc.
Patent

Clock gater system

Jason T. Su
TL;DR: In this article, a clock gater includes a first logic circuit that receives an enable signal and a latch that shares first and second nodes with the first logic circuits and that includes third and fourth subcircuits.
Patent

Dynamic flop with power down mode

TL;DR: In this paper, a dynamic flip-flop includes a first latch coupled to receive a data input signal and a second latch coupled with the complement of the data input signals during a precharge phase, the first and second input latch each provide an output signal.
Patent

Low hold time statisized dynamic flip-flop

TL;DR: In this article, a low hold time flip-flop that has a dynamic input stage and a static output stage is provided, which uses a feedback stage to maintain a value on a dynamic node during an evaluation phase of the flipflop so that an input to the flip flop only has to be held for a relatively short period of time after the start of the evaluation phase.
References
More filters
Patent

Dynamic latching device

TL;DR: In this article, a dynamic flip-flop circuit is presented, where a one-shot dynamic flip flop is used to generate a delayed clock output (319) followed by a falling edge (440) of a clock signal.
Patent

Positive feedback circuit for fast domino logic

TL;DR: In this paper, a logic circuit is described that generates a first signal state in response to a first set of input signals, generates a second signal state and activates a bypass switch to bypass a domino logic unit.
Patent

Method and apparatus for logic synchronization

TL;DR: In this article, a plurality of clocked precharge (CP) logic gates coupled in series is presented, where a logic gate may only feed another logic circuit in a feed back loop or a feed forward loop that uses the next phase clock signal.
Patent

Edge-triggered dual-rail dynamic flip-flop with self-shut-off mechanism

TL;DR: In this paper, a dynamic flip-flop with first and second output latch coupled to receive a data input signal and the complement of the data put signal is presented. But the first latch's output signal will transition from the second logic level to the first logic level while the other latch's signal will remain at the first level.