scispace - formally typeset
Patent

High speed latching comparator

TLDR
In this article, a window comparator latch network is disclosed for track or sampling a differential input signal and for "latching" the input signal upon a clock signal, which provides a "window" output signal.
Abstract
A window comparator latch network is disclosed for track or sampling a differential input signal and for "latching" the input signal upon a clock signal. Several latch networks are disclosed for both single and dual differential input configurations. The dual input configuration includes first and second pairs of differential transistors which are coupled to a differential regenerative and latching pair of transistors. The regenerative and latching transistor pair provides an output signal having first or second states only upon the required clock signal being applied to a current switching transistor pair. Negative differential signals applied to both first and second pairs of differential transistors results in a "0" logic state output signal from the regenerative and latching transistors. A positive differential signal results in a logic "1" output state. Positive input signals applied to both differential transistors results in a logic "0" output state. Thus the latch network provides a "window" output signal.

read more

Citations
More filters
Patent

Latch circuit with differential cascode current switch logic

TL;DR: In this paper, the set/reset latch circuit comprises a multi-level differential cascode current switch (DCCS) tree (11) operable to develop set and reset control pulses in response to logic input signals, a constant current source (10) two load resistors (14-L, 14-R), a bistable device (12) comprising a cross-coupled pairs of transistors and switching from a first state to a second state.
Patent

Latched active fail-safe circuit for protecting a differential receiver

TL;DR: In this article, a fail-safe circuit for a differential receiver can tolerate noise and a latch is enabled when both differential inputs V+, V− rise above a reference voltage that is close to Vcc.
Patent

Two stage address decoder circuit for semiconductor memories

TL;DR: In this paper, a two-stage AD for 1/64 decode operation with high speed with low power consumption is presented. But the AD is not suitable for the use of a memory cell array.
Patent

Multiple level quantizer

TL;DR: In this paper, a DC coupled serial data stream receiver system utilizing a switched capacitor based differencing front end which compares the instantaneous value of an analog voltage with respect to its long term minimum value to a series of reference voltages V1 to Vn in a flash analog to digital converter style front end.
Patent

Two level differential current switch MESFET logic

TL;DR: In this article, a GaAs differential current switch (DCS) logic family with two cross-coupled, push-pull output buffer stages coupled to the logic circuit to increase the gain and to improve noise margins is presented.
References
More filters
Patent

Gated dc coupled j-k flip-flop

TL;DR: In this article, a JK flipflop is presented, where the outputs of the master and the slave are fed as inputs to the master, and the output of the slave is fed as an output to a master.
Patent

Bistable multivibrator circuit

L Mesa, +1 more
TL;DR: In this article, a bistable multivibrator circuit which is readily adaptable to monolithic integrated circuit technology combines the master and slave portions and utilizes split current sources to reduce the components needed to provide a master/slave circuit operation.
Patent

Selector latch gate

TL;DR: In this article, a pair of cross-coupled transistors, a plurality of current switches and a current source provide the combined functions of data selection and data storage of data from data input signals.
Patent

Master slave flip-flop

TL;DR: In this paper, a master slave flip-flop including two bistable logic stages, each of which includes transistors which are crossconnected to alternately conduct as binary information is applied to the stages.
Patent

Clocked r-s flip-flop

TL;DR: In this paper, a clocked SET-RESET bi-stable circuit is presented, where the transistors are cross-coupled via level shifting transistors 20, 21, the holding transistors 23, 24 being respectively coupled with the parallel combination of further holding transistor 27, 31, SET transistor 32 and RESET transistor 29.