scispace - formally typeset
Patent

Ferroelectric integrated circuit

TLDR
In this paper, an oversize ferroelectric capacitor is located against the contact hole to the MOSFET source/drain in a DRAM, and a barrier layer made of titanium nitride, titanium tungsten, tantalum, titanium, tengsten, molybdenum, chromium, indium tin oxide, tin dioxide, ruthenium oxide, silicon, silicide, or polycide lies between the barrier layer and the source drain.
Abstract
An oversize ferroelectric capacitor is located against the contact hole to the MOSFET source/drain in a DRAM. A barrier layer made of titanium nitride, titanium tungsten, tantalum, titanium, tungsten, molybdenum, chromium, indium tin oxide, tin dioxide, ruthenium oxide, silicon, silicide, or polycide lies between the ferroelectric layer and the source drain. The barrier layer may act as the bottom electrode of the ferroelectric capacitor, or a separate bottom electrode made of platinum may be used. In another embodiment in which the barrier layer forms the bottom electrode, an oxide layer less than 5 nm thick is located between the barrier layer and the ferroelectric layer and the barrier layer is made of silicon, silicide, or polycide. A thin silicide layer forms and ohmic contact between the barrier layer and the source/drain. The capacitor and the barrier layer are patterned in a single mask step. The ends of the capacitor are stepped or tapered. In another embodiment both the bottom and top electrode may be made of silicon, silicide, polycide or a conductive oxide, such as indium tin oxide, tin dioxide, or ruthenium oxide.

read more

Citations
More filters
Patent

System and method for dual-band antenna matching

TL;DR: In this paper, a dual-band antenna matching system and a method for dualband impedance matching are presented, which consists of accepting a frequency-dependent impedance from an antenna; and selectively supplying a conjugate impedance match for the antenna at either a first and a second communication band, or a third and a fourth communication band.
Patent

Trench DRAM cell with vertical device and buried word lines

TL;DR: In this article, a DRAM array having trench capacitor cells of potentially 4F 2 surface area (F being the photolithographic minimum feature width), and a process for fabricating such an array was presented.
Patent

Systems and methods for controlling output power in a communication device

TL;DR: In this article, a mismatch detector including a directional device adapted to couple signals across the device and a detector coupled to a port on the directional device and configured to measure a reflected power is presented.
Patent

Method for forming a storage cell capacitor compatible with high dielectric constant materials

TL;DR: In this article, an integrated circuit structure includes a digit line and an electrode adapted to be part of a storage cell capacitor and includes a barrier layer interposed between a conductive plug and an oxidation resistant layer.
Patent

Tunable matching circuit

TL;DR: In this article, a low loss tunable matching circuit at rf frequencies was proposed, where Ferro-electric materials are used to produce low loss capacitors and inductors for use in matching circuits.
References
More filters
Patent

Thin film capacitor and manufacturing method thereof

TL;DR: In this article, a film capacitors in accordance with the present invention include a silicon electrode (22), a first electrode layer (24), a dielectric layer (26) consisting of an oxide ferroelectric substance such as BaTiO₃ and a third electrode layer(27) formed on top of it.
Patent

Ferroelectric capacitor and memory cell including barrier and isolation layers

TL;DR: In this paper, a ferroelectric capacitor structure is designed for fabrication together with MOS devices on a semiconductor substrate, which includes a diffusion barrier layer above the surface of the substrate for preventing the materials of the capcacitor from contaminating the substrate or MOS device.
Patent

Multilayer electrodes for integrated circuit capacitors

TL;DR: In this article, a multilayer capacitor structure in an integrated circuit is described, including a first electrode constructed by forming at least one layer over a substrate and forming a plate layer over the previous layer(s).
Patent

Thin-film capacitors and process for manufacturing the same

TL;DR: A thin-film capacitor comprises a substrate, a first electrode, of polycrystalline silicon, a second electrode, a dielectric, and a third electrode such as aluminum in the structure stacked in sequence from bottom to top as mentioned in this paper.
Patent

Ferroelectric capacitor and method for forming local interconnect

TL;DR: In this paper, an insulative layer is formed between the bottom plate of a ferroelectric capacitor and its associated transistor, which separates the source from the bottom electrode, and subsequent high temperature swings during the remainder of the fabrication process do not produce any direct connection between the source and bottom plate.
Related Papers (5)