scispace - formally typeset
Proceedings ArticleDOI

An Integrated Built-In Test and Repair Approach for Memories with 2D Redundancy

Reads0
Chats0
TLDR
The integrated built-in test and repair approach proposed in this paper interleaves test and Repair analysis and supports an exact solution without failure bitmap, which is combined with an efficient technique to continuously reduce the problem complexity and keep the test and analysis time low.
Abstract
An efficient on-chip infrastructure for memory test and repair is crucial to enhance yield and availability of SoCs. Therefore embedded memories are commonly equipped with spare rows and columns (2D redundancy). To avoid the storage of large failure bitmaps needed by classical algorithms for offline repair analysis, existing heuristics for built-in repair analysis (BIRA) either follow very simple search strategies or restrict the search to smaller local bitmaps. Exact BIRA algorithms work with sub analyzers for each possible repair combination. While a parallel implementation suffers from a high hardware overhead, a serial implementation leads to high test times. The integrated built-in test and repair approach proposed in this paper interleaves test and repair analysis and supports an exact solution without failure bitmap. The basic search procedure is combined with an efficient technique to continuously reduce the problem complexity and keep the test and analysis time low.

read more

Content maybe subject to copyright    Report

Citations
More filters
Journal ArticleDOI

A Fast Built-in Redundancy Analysis for Memories With Optimal Repair Rate Using a Line-Based Search Tree

TL;DR: A novel BIRA approach is proposed and it builds a line-based searching tree that minimizes the storage capacity requirements to store faulty address information by dropping all unnecessary faulty addresses for inherently repairable die.
Journal ArticleDOI

ReBISR: A Reconfigurable Built-In Self-Repair Scheme for Random Access Memories in SOCs

TL;DR: A reconfigurable BISR (ReBISR) scheme for repairing RAMs with different sizes and redundancy organizations is presented and an efficient redundancy analysis algorithm is proposed to allocate redundancies of defective RAMs.
Journal ArticleDOI

An Advanced BIRA for Memories With an Optimal Repair Rate and Fast Analysis Speed by Using a Branch Analyzer

TL;DR: The proposed BIRA minimizes area overhead by eliminating some storage coverage for only must-repair faulty information, and analyzes redundancies quickly and efficiently by evaluating all nodes of a branch in parallel with a new analyzer which is simple and easy-to-implement.
Journal ArticleDOI

A Memory Built-In Self-Repair Scheme Based on Configurable Spares

TL;DR: An MBISR generator called BRAINS+, which automatically generates register transfer levelMBISR circuits for SoC designers, based on a redundancy analysis (RA) algorithm that enhances the essential spare pivoting algorithm with a more flexible spare architecture.
References
More filters
Journal ArticleDOI

Built-in redundancy analysis for memory yield improvement

TL;DR: Three redundancy analysis algorithms which can be implemented on-chip based on the local-bitmap idea are presented: the local repair-most approach is efficient for a general spare architecture, and the local optimization approach has the best repair rate.
Proceedings ArticleDOI

A built-in self-repair analyzer (CRESTA) for embedded DRAMs

TL;DR: A new practical built-in self-repair analyzer algorithm for embedded DRAMs (e-DRAM) achieves 100% detection ability of the repairable chips with 1% area penalty of the target 32 Mb embedded DRam by 4 parallel analyzers.
Journal ArticleDOI

Embedded-memory test and repair: infrastructure IP for SoC yield

TL;DR: The authors solution integrates memory IP with test and repair IP in a composite infrastructure IP that ensures manufacturing and field repair efficiency and optimizes SoC yield.
Proceedings ArticleDOI

Efficient Spare Allocation in Reconfigurable Arrays

TL;DR: Two algorithms for spare allocation that are based on graph-theoretic analysis are presented, which provide highly efficient and flexible reconfiguration analysis and are shown to be NP-complete.
Journal ArticleDOI

A Fault-Driven, Comprehensive Redundancy Algorithm

TL;DR: A fault-driven algorithm that generates all possible repair solutions for a given bit failure pattern in a redundant RAM, able to generate solutions for any theoretically repairable die that would be deemed unrepairable by existing algorithms.
Related Papers (5)