scispace - formally typeset
Proceedings ArticleDOI

Test Generation for an Iterative Design Flow with RTL Changes

Reads0
Chats0
TLDR
In this paper , the authors compute a mapping between the inputs and outputs of the earlier and new versions of the design, and compute such a mapping after RTL changes and resynthesis produce a new gate level netlist, where signal names may have changed, new signals may have been introduced, and signals that existed earlier may be removed.
Abstract
A typical VLSI design flow is iterative, implying that performance, power, area and testability are improved iteratively. With the shift left paradigm, most of the changes made to a design, including to a large extent changes to address testability, occur at the RTL. Test generation is an exception with a gate level netlist being required by ATPG tools. Within an iterative flow, repeated ATPG to reevaluate the testability of a design after its RTL has been changed becomes a bottleneck. To address this bottleneck, the test generation process needs to transform a test set generated for an earlier version of the design into a test set for a new version without repeating the entire test generation process. To enable the transformation, it is necessary to find a mapping between the inputs and outputs of the earlier and new versions of the design. The main contribution of the paper is to compute such a mapping after RTL changes and resynthesis produce a new gate level netlist, where signal names may have changed, new signals may have been introduced, and signals that existed earlier may have been removed. Experimental results for industrial circuits with changes made at the RTL show an average of 5-fold reduction in test generation time.

read more

Content maybe subject to copyright    Report

References
More filters
Journal ArticleDOI

Bridging and Stuck-At Faults

TL;DR: The commonly used stuck-at fault fails to model logic circuit shorts, so Bridging faults are defined to model these circuit mal-functions.
Journal ArticleDOI

High-frequency, at-speed scan testing

TL;DR: New strategies where at-speed scan tests can be applied with internal PLL and methodologies to combine both stuck-at-fault and delay-test vectors into an effective test suite are described.
Proceedings ArticleDOI

Design perspectives on 22nm CMOS and beyond

TL;DR: This paper presents technology and economic challenges posed by 22 nm CMOS and beyond, and how they can be addressed by advances in design technology, validation, and testing, to exploit the benefits of scaling.
Proceedings ArticleDOI

1.1 Moore's law: A path going forward

TL;DR: Even though it is getting more expensive to build wafers, improvements in density can provide real cost reduction at the most fundamental level, and this economic benefit drives the ability to continue investing in Moore's Law.
Proceedings ArticleDOI

DeltaSyn: an efficient logic difference optimizer for ECO synthesis

TL;DR: DeltaSyn is presented, a method for generating a highly optimized logic difference between a modified high-level specification and an implemented design that has the ability to locate boundaries in implemented logic within which changes can be confined.
Related Papers (5)