scispace - formally typeset
Patent

Thermal CVD/PECVD reactor and use for thermal chemical vapor deposition of silicon dioxide and in-situ multi-step planarized process

TLDR
In this paper, a single wafer, semiconductor processing reactor is described, which is capable of thermal CVD, plasmaenhanced CVD and plasma assisted etchback, plasma self-cleaning, and deposition topography modification by sputtering, either separately or as part of in-situ multiple step processing.
Abstract
A high pressure, high throughput, single wafer, semiconductor processing reactor is disclosed which is capable of thermal CVD, plasma-enhanced CVD, plasma-assisted etchback, plasma self-cleaning, and deposition topography modification by sputtering, either separately or as part of in-situ multiple step processing. The reactor includes cooperating arrays of interdigitated susceptor and wafer support fingers which collectively remove the wafer from a robot transfer blade and position the wafer with variable, controlled, close parallel spacing between the wafer and the chamber gas inlet manifold, then return the wafer to the blade. A combined RF/gas feed-through device protects against process gas leaks and applies RF energy to the gas inlet manifold without internal breakdown or deposition of the gas. The gas inlet manifold is adapted for providing uniform gas flow over the wafer. Temperature-controlled internal and external manifold surfaces suppress condensation, premature reactions and decomposition and deposition on the external surfaces. The reactor also incorporates a uniform radial pumping gas system which enables uniform reactant gas flow across the wafer and directs purge gas flow downwardly and upwardly toward the periphery of the wafer for sweeping exhaust gases radially away from the wafer to prevent deposition outside the wafer and keep the chamber clean. The reactor provides uniform processing over a wide range of pressures including very high pressures.

read more

Citations
More filters
Patent

Three dimensional structure memory

TL;DR: The 3Dimensional Structure (3DS) Memory (100) as mentioned in this paper is a three-dimensional structure (3D) memory that allows physical separation of the memory circuits and the control logic circuit onto different layers such that each layer may be separately optimized.
Patent

Semiconductor device and method for forming the same

TL;DR: In this article, an active layer comprising a silicon semiconductor is formed on a substrate having an insulating surface Hydrogen is introduced into The active layer, a thin film comprising SiO x N y is formed to cover the active layer and then a gate insulating film comprising silicon oxide film formed on the thin film.
Patent

Plasma processes for depositing low dielectric constant films

TL;DR: In this article, a method and apparatus for depositing a low dielectric constant film by reaction of an organosilicon compound and an oxidizing gas comprising carbon at a constant RF power level is presented.
Patent

Apparatus and method for plasma assisted deposition

TL;DR: In this paper, the authors present an apparatus and method of plasma assisted deposition by generation of a plasma adjacent a processing region, where a power source is adapted to selectively provide power to the top shower plate to generate a plasma from the gases between the top and bottom shower plates.
Patent

Dual gas faceplate for a showerhead in a semiconductor wafer processing system

Abstract: A faceplate for a showerhead of a semiconductor wafer processing system is provided. The faceplate has a plurality of gas passageways to provide a plurality of gases to the process region without commingling those gases before they reach the processing region within a reaction chamber. The showerhead includes a faceplate and a gas distribution manifold assembly. The faceplate defines a plurality of first gas holes that carry a first gas from the manifold assembly through the faceplate to the process region, and a plurality of channels that couple a plurality of second gas holes to a radial plenum that receives the second gas from the manifold assembly. The faceplate and the manifold assembly are each fabricated from a substantially solid nickel material.
References
More filters
Patent

Multiple chamber integrated process system

TL;DR: In this paper, an integrated modular multiple chamber vacuum processing system is described, which includes a load lock, may include an external cassette elevator and an internal load lock wafer elevator, and also includes stations about the periphery of the load lock for connecting one, two or several vacuum process chambers to the load-lock chamber.
Patent

Magnetic field-enhanced plasma etch reactor

TL;DR: A magnetic field enhanced single wafer plasma etch reactor is described in this article, which includes an electrically-controlled stepped magnetic field for providing high rate uniform etching at high pressures; temperature controlled reactor surfaces including heated anode surfaces (walls and gas manifold) and a cooled wafer supporting cathode; and a unitary wafer exchange mechanism comprising wafer lift pins which extend through the pedestal and a wafer clamp ring.
Patent

Gas reactor for depositing thin films

W Baerg
TL;DR: A gas reactor for depositing thin films such as silicon dioxide, the lid of the reactor includes a plurality of concentric rings and a pluralityof ports disposed between adjacent rings, a generally radial flow above the specimens is maintained in the reactor as mentioned in this paper.
Patent

Apparatus for plasma chemical vapour deposition

TL;DR: In this article, a plasma CVD apparatus for forming a deposited film on a base body by introducing a gas of a compound into a chamber and converting the gas into plasma by applying a high frequency electric power, includes a gas feeding pipe leading from the exterior of the chamber into the interior of a chamber, and a heating device.
Related Papers (5)