scispace - formally typeset
Open AccessProceedings ArticleDOI

Congestion-Aware Logic Synthesis

Reads0
Chats0
TLDR
This paper proposes a novel methodology to incorporate congestion minimization within logic synthesis, and presents results for industrial circuits that validate the approach.
Abstract
In this era of Deep Sub-Micron (DSM) technologies, the impact of interconnects is becoming increasingly important as it relates to integrated circuit (IC) functionality and performance. In the traditional top-down IC design flow, interconnect effects are first taken into account during logic synthesis by way of wireload models. However, for technologies of 0.25 /spl mu/m and below, the wiring capacitance dominates the gate capacitance and the delay estimation based on fanout and design legacy statistics can be highly inaccurate. In addition, logic block size is no longer dictated solely by total cell area, and is often limited by wiring area resources. For these reasons, wiring congestion is an extremely important design factor, and should be taken into consideration at the earliest possible stages of the design flow. In this paper we propose a novel methodology to incorporate congestion minimization within logic synthesis, and present results for industrial circuits that validate our approach.

read more

Content maybe subject to copyright    Report

Citations
More filters
Patent

Dynamic array architecture

TL;DR: In this paper, a linear gate electrode track that extends over both a diffusion region and a non-active region of the substrate is defined to minimize a separation distance between ends of adjacent linear gate electrodes segments within the linear-gated electrode track, while ensuring adequate electrical isolation between the adjacent linear gated electrode segments.
Patent

Methods for Defining Dynamic Array Section with Manufacturing Assurance Halo and Apparatus Implementing the Same

TL;DR: In this paper, a method for defining a dynamic array section to be manufactured on a semiconductor chip is described, which includes defining a peripheral boundary of the dynamic array and a manufacturing assurance halo outside the boundary.
Proceedings ArticleDOI

Understanding and addressing the impact of wiring congestion during technology mapping

TL;DR: An apractical, complete methodology which first performs congestion-aware technology mapping using a global weighting factor for the cost function, and then applies incremental localizedunmapping and remapping on congested areas, addressing the problem that one global factor is not ideally suited for all regions of the designs.
Patent

Methods for defining contact grid in dynamic array architecture

TL;DR: In this article, the vertical connection structures are placed at a number of gridpoints within a vertical connection placement grid so as to provide electrical connectivity between layout features in the lower and higher chip levels.
Patent

Cell circuit and layout with linear finfet structures

TL;DR: In this paper, a cell circuit and corresponding layout is disclosed to include linear-shaped diffusion fins defined to extend over a substrate in a first direction so as to extend parallel to each other.
References
More filters
Journal Article

SIS : A System for Sequential Circuit Synthesis

TL;DR: This paper provides an overview of SIS and contains descriptions of the input specification, STG (state transition graph) manipulation, new logic optimization and verification algorithms, ASTG (asynchronous signal transition graph] manipulation, and synthesis for PGA’s (programmable gate arrays).
Proceedings ArticleDOI

DAGON: Technology Binding and Local Optimization by DAG Matching

TL;DR: A solution to the problem of technology binding in terms of matching patterns, describing technology specific cells and optimizations, against a technology independent circuit represented as a directed acyclic graph is offered in DAGON.
Journal ArticleDOI

Multilevel logic synthesis

TL;DR: A survey of logic synthesis techniques for multilevel combinational logic is presented to provide more in-depth background and perspective for people interested in pursuing or assessing some of the topics in this emerging field.