scispace - formally typeset
Journal ArticleDOI

Network-on-Chips on 3-D ICs: Past, Present, and Future

M. Pawan Kumar, +2 more
- 01 Jan 2012 - 
- Vol. 29, Iss: 4, pp 318
Reads0
Chats0
TLDR
The combination of 3-D integration and a scalable interconnect, like NoCs, promise to revolutionize design for Chip Multi-processors, System-on-chips, and System-in-package.
Abstract
Interconnects have become the chief bottleneck in today’s era of chip design. Along the road of interconnect evolution, Network-on-Chips (NoCs) have emerged as a structured and scalable solution for connecting computational elements on a very large scale integration chip. Also, with the deep-submicron technology allowing integration of billions of transistors, chips have grown very complex and large in size. The global wire-length problem was addressed with the integration of devices in the third dimension (3-D). The combination of 3-D integration and a scalable interconnect, like NoCs, promise to revolutionize design for Chip Multi-processors, System-on-chips, and System-in-package. This paper surveys on all the advancements in 3-D NoCs.

read more

Citations
More filters
Journal ArticleDOI

Review of Multistage Interconnection Networks Reliability and Fault-Tolerance

TL;DR: This paper makes an attempt to compare and analyse several recently proposed network topologies of MINs based on some performance metrics (fault-tolerance, reliability and cost).
Journal ArticleDOI

Crosstalk Analysis of Current-Mode Signalling-Coupled RLC Interconnects Using FDTD Technique

TL;DR: In this paper, the functional and dynamic crosstalk effects for different interconnect lengths and varying transition time were analyzed for the first time in current-mode signalling (CMS) interconnects.
Journal ArticleDOI

Estimating Tree Biomass via Remote Sensing, MSAVI 2, and Fractional Cover Model

TL;DR: In this paper, the combined techniques of remote sensing, modified soil-adjusted vegetation index 2 model (MSAVI2), and fractional cover (FC) model were used to estimate above-ground tree biomass.
Proceedings ArticleDOI

Performance evaluation of hierarchical NoC topologies for stacked 3D ICs

TL;DR: The advantages of the 3D-HiCIT network-on-chip (NoC) when compared to other hierarchical topologies in terms of flexibility, scalability and performance are presented.
Journal Article

A Review on QCA Multiplexer Designs

TL;DR: In this paper, the authors have presented various quantum-dot cellular automata (QCA) designs for multiplexers and simulated them in QCA designer version 2.0.3.
References
More filters
Proceedings ArticleDOI

Wattch: a framework for architectural-level power analysis and optimizations

TL;DR: Wattch is presented, a framework for analyzing and optimizing microprocessor power dissipation at the architecture-level and opens up the field of power-efficient computing to a wider range of researchers by providing a power evaluation methodology within the portable and familiar SimpleScalar framework.
Journal ArticleDOI

Simics: A full system simulation platform

TL;DR: Simics is a platform for full system simulation that can run actual firmware and completely unmodified kernel and driver code, and it provides both functional accuracy for running commercial workloads and sufficient timing accuracy to interface to detailed hardware models.
Journal ArticleDOI

A calculus for network delay. I. Network elements in isolation

TL;DR: A calculus is developed for obtaining bounds on delay and buffering requirements in a communication network operating in a packet switched mode under a fixed routing strategy, and burstiness constraints satisfied by the traffic that exits the element are derived.
Journal ArticleDOI

A study of non-blocking switching networks

TL;DR: In this article, the authors describe a method of designing arrays of crosspoints for use in telephone switching systems in which it will always be possible to establish a connection from an idle inlet to an idle outlet regardless of the number of calls served by the system.
Related Papers (5)