scispace - formally typeset
Journal ArticleDOI

A 4-Gb/s CMOS clock and data recovery circuit using 1/8-rate clock technique

Seong-Jun Song, +2 more
- 09 Jul 2003 - 
- Vol. 38, Iss: 7, pp 1213-1219
TLDR
In this paper, a 4-Gb/s clock and data recovery (CDR) circuit is realized in a 0.25-/spl mu/m standard CMOS technology, which exploits 1/8-rate clock technique to facilitate the design of a voltage-controlled oscillator (VCO) and to eliminate the need of 1:4 demultiplexer, thereby achieving low power consumption.
Abstract
A 4-Gb/s clock and data recovery (CDR) circuit is realized in a 0.25-/spl mu/m standard CMOS technology. The CDR circuit exploits 1/8-rate clock technique to facilitate the design of a voltage-controlled oscillator (VCO) and to eliminate the need of 1:4 demultiplexer, thereby achieving low power consumption. The VCO incorporates the ring oscillator configuration with active inductor loads, generating four half-quadrature clocks. The VCO control line comprises both a programmable 6-bit digital coarse control and a folded differential fine control through a charge-pump and a low pass filter. Duty-cycle correction of clock signals is obtained by exploiting a high common-mode rejection ratio differential amplifier at the ring oscillator output. A 1/8-rate linear phase detector accomplishes the phase error detection with no systematic phase offset and inherently performs the 1:4 demultiplexing. Test chips demonstrate the jitter of the recovered clock to be 5.2 ps rms and 47 ps pk-pk for 2/sup 31/-1 pseudorandom bit sequence (PRBS) input data. The phase noise is measured to be -112 dBc/Hz at 1-MHz offset. The measured bit error rate is less than 10/sup -6/ for 2/sup 31/-1 PRBS. The chip excluding output buffers dissipates 70 mW from a single 2.5-V supply.

read more

Citations
More filters
Book

Radio Frequency Integrated Circuit Design

John Rogers, +1 more
TL;DR: The second edition includes numerous updates, including greater coverage of CMOS PA design, RFIC design with on-chip components, and more worked examples with simulation results as discussed by the authors, which practically transports readers into the authors' own RFIC lab so they can fully understand how these designs function.
Journal ArticleDOI

A 0.2-mW 2-Mb/s Digital Transceiver Based on Wideband Signaling for Human Body Communications

TL;DR: This paper presents a low-power wideband signaling (WBS) digital transceiver for data transmission through a human body for body area network applications and adopts a direct-coupled interface (DCI) which uses an electrode of 50-Omega impedance.
Journal ArticleDOI

CMOS Differential Ring Oscillators: Review of the Performance of CMOS ROs in Communication Systems

TL;DR: In this article, the authors present implementation techniques and performance comparisons of the DRO as a CMOS voltage-controlled oscillator (VCO) in low radio frequency (RF) bands, along with presentation and discussion of a number of circuit approaches.
Proceedings ArticleDOI

A 2Mb/s Wideband Pulse Transceiver with Direct-Coupled Interface for Human Body Communications

TL;DR: A battery-powered wideband pulse transceiver with a direct-coupled interface is presented for human-body communications and the optimum channel bandwidth of 10kHz to 100MHz is identified as the bodywire channel.
Journal ArticleDOI

A 3.125-Gb/s clock and data recovery circuit for the 10-Gbase-LX4 Ethernet

TL;DR: A 3.125-Gb/s clock and data recovery (CDR) circuit using a half-rate digital quadricorrelator frequency detector and a shifted-averaging voltage-controlled oscillator is presented for 10-Gbase-LX4 Ethernet, which can achieve low-jitter operation and improve pull-in range without a reference clock.
References
More filters
Journal ArticleDOI

A self correcting clock recovery curcuit

TL;DR: A new approach to the problem of extracting clock from NRZ data is described, both simple and self correcting, that holds the clock in the center of the data eye.
Journal ArticleDOI

A 10-Gb/s CMOS clock and data recovery circuit with a half-rate linear phase detector

TL;DR: In this article, a 10-Gb/s phase-locked clock and data recovery circuit with a half-rate phase detector was proposed. But the phase detector provided a linear characteristic while retiming and demultiplexing the data with no systematic phase offset, and the power dissipation was 72 mW from a 2.5V supply.
Journal ArticleDOI

A low-noise fast-lock phase-locked loop with adaptive bandwidth control

TL;DR: A salient analog phase-locked loop (PLL) that adaptively controls the loop bandwidth according to the locking status and the phase error amount that achieves fast locking and minimizes output jitters.
Journal ArticleDOI

A 0.5-/spl mu/m CMOS 4.0-Gbit/s serial link transceiver with data recovery using oversampling

TL;DR: A 4-Gbit/s serial link transceiver is fabricated in a MOSIS 0.5-/spl mu/m HPCMOS process to achieve the high data rate without speed critical logic on chip, using multiple phases tapped from a PLL using the phase spacing to determine the bit time.
Journal ArticleDOI

Substrate noise generation in complex digital systems: efficient modeling and simulation methodology and experimental verification

TL;DR: In this paper, a simulation methodology to estimate the time-domain waveform of the substrate noise is applied to an 86-Kgate CMOS ASIC on a low-ohmic epi-type substrate.