scispace - formally typeset
Journal ArticleDOI

A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration

Manar El-Chammas, +1 more
- 03 Mar 2011 - 
- Vol. 46, Iss: 4, pp 838-847
TLDR
A 12-GS/s 5-bit time-interleaved flash ADC is realized in 65-nm CMOS to improve dynamic performance, and comparator offset calibration to reduce power dissipation.
Abstract
This paper presents a 12-GS/s 5-bit time-interleaved flash ADC realized in 65-nm CMOS. To improve the dynamic performance at high input frequencies, a statistics-based background calibration scheme for timing skew is employed. The timing skew is detected in the digital domain through a correlation-based algorithm and minimized by adjusting digitally controlled delay lines. In order to minimize power consumption, we employ near minimum size comparators, whose offset is reduced through foreground calibrated trim-DAC circuitry. With the timing calibration activated, the skew-related impairments are reduced by 12 dB at high input frequencies, resulting in an SNDR of 25.1 dB near Nyquist. The prototype IC consumes 81 mW from a 1.1 V supply, yielding a figure-of-merit of 0.35 pJ/conversion-step at low input frequencies, and 0.46 pJ/conversion-step for inputs near Nyquist.

read more

Citations
More filters
Journal ArticleDOI

Design Considerations for Interleaved ADCs

TL;DR: This paper quantifies the benefits and derives an upper bound on the performance by considering kT/C noise and slewing requirements of the circuit driving the system and a frequency-domain analysis of interleaved converters sheds light on the corruption mechanisms due to interchannel mismatches.
Journal ArticleDOI

A 2.8 GS/s 44.6 mW Time-Interleaved ADC Achieving 50.9 dB SNDR and 3 dB Effective Resolution Bandwidth of 1.5 GHz in 65 nm CMOS

TL;DR: This paper presents a power- and area-efficient 24-way time-interleaved successive-approximation-register (SAR) analog-to-digital converter (ADC) that achieves 2.8 GS/s and 8.1 ENOB in 65 nm CMOS.
Journal ArticleDOI

22.4 A 1GS/s 10b 18.9mW time-interleaved SAR ADC with background timing-skew calibration

TL;DR: A time-interleaved (TI) SAR ADC which enables background timing skew calibration without a separate timing reference channel and enhances the conversion speed of each SAR channel and incorporates a flash ADC operating at the full sampling rate of the TI ADC.
Journal ArticleDOI

A 12-b 10-GS/s Interleaved Pipeline ADC in 28-nm CMOS Technology

TL;DR: A 12-bit 10-GS/s interleaved (IL) pipeline analog-to-digital converter (ADC) is described in this paper, which achieves a signal to noise and distortion ratio (SNDR) and a spurious free dynamic range (SFDR) of 66 dB with a 4-GHz input signal.
Journal ArticleDOI

A Single-Channel, 1.25-GS/s, 6-bit, 6.08-mW Asynchronous Successive-Approximation ADC With Improved Feedback Delay in 40-nm CMOS

TL;DR: A single-channel, asynchronous successive-approximation (SA) ADC with improved feedback delay is fabricated in 40 nm CMOS, and the sampling rate of the 6-bit ADC is limited only by the six delays of the Capacitive-DAC settling and each comparator's quantization delay, as the digital logic delay is eliminated.
References
More filters
Journal ArticleDOI

Matching properties of MOS transistors

TL;DR: In this paper, the matching properties of the threshold voltage, substrate factor, and current factor of MOS transistors have been analyzed and measured, and the matching results have been verified by measurements and calculations on several basic circuits.
Journal ArticleDOI

A Suggestion for a Fast Multiplier

TL;DR: A design is developed for a multiplier which generates the product of two numbers using purely combinational logic, i.e., in one gating step, using straightforward diode-transistor logic.
Journal ArticleDOI

Splitting the unit delay [FIR/all pass filters design]

TL;DR: This work presents a comprehensive review of FIR and allpass filter design techniques for bandlimited approximation of a fractional digital delay, focusing on simple and efficient methods that are well suited for fast coefficient update or continuous control of the delay value.
Journal ArticleDOI

A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter

TL;DR: In this paper, a 1.5-V, 10-bit, 14.3-MS/s pipeline analog-to-digital converter was implemented in a 0.6/spl mu/m CMOS technology.
Journal ArticleDOI

Time interleaved converter arrays

TL;DR: In this article, a number of small but area efficient converters are operated in a time-interleaved fashion to achieve the bandwidth of a flash circuit, but in a substantially smaller area.
Related Papers (5)