scispace - formally typeset
Journal ArticleDOI

A FinFET SRAM cell design with BTI robustness at high supply voltages and high yield at low supply voltages

Reads0
Chats0
TLDR
A SRAM cell structure which uses pMOS access transistors and predischarged bitlines is presented, showing that the degradation of the read static noise margin (SNM) at high supply voltages due to the aging, especially in the presence of symmetric stress, is suppressed.
Abstract
SUMMARY In this paper, a SRAM cell structure which uses pMOS access transistors and predischarged bitlines is presented. By using the strained pMOS transistor technology, the degradation of the read static noise margin (SNM) at high supply voltages due to the aging, especially in the presence of symmetric stress, is suppressed. In contrast to conventional cell, the write margin of the proposed cell does not degrade considerably at low supply voltages. To assess the efficacy, the proposed cell is compared with conventional cell for two cases of unstrained and strained pMOS. A comparative study is performed using mixed mode device/circuit simulations for a gate length of 22 nm. The results show that the read SNM degradation due to the symmetric aging at the supply voltage of 1 V is about 6% after three years for the proposed strained structure, while degradations are 14%, 12%, and 11% for the unstrained proposed structure, unstrained, and strained conventional structures, respectively. In addition, the proposed cell has both read and write cell sigma yields higher than six for supply voltages ranging from 1 V down to 0.5 V while the other structures have read or write yields less than six at the minimum supply voltage. Through some work function tuning, the cell sigma yields of the other structures reach above six for both read and write while being still lower than those of the proposed structure. Copyright © 2015 John Wiley & Sons, Ltd.

read more

Citations
More filters
Journal ArticleDOI

DPCS: Dynamic Power/Capacity Scaling for SRAM Caches in the Nanoscale Era

TL;DR: This architecture achieves lower static power for all effective cache capacities than a recent more complex FTVS scheme, due to significantly lower overheads, despite the inability of the approach to match the min-VDD of the competing work at a fixed target yield.
Journal ArticleDOI

A low-leakage and high-writable SRAM cell with back-gate biasing in FinFET technology

TL;DR: In this article, the authors proposed a low-leakage and high-writable 8T SRAM cell based on FinFET technology. This cell reduces leakage current and consequently leakage power by dynamically adjusting the back gate of the stacked independent-gate Fin-FET devices and increases the write static noise margin of the proposed cell due to their role in reducing the strength of the pull-down network of the cross-coupled inverters.

Opportunistic Memory Systems in Presence of Hardware Variability

Mark Gottscho
TL;DR: This dissertation describes a suite of techniques to opportunistically exploit memory variability for energy savings and cope with memory errors when they inevitably occur, and proposes a methodology to achieve Virtualization-Free Fault Tolerance (ViFFTo) for embedded scratchpad memories.
Journal ArticleDOI

Design and investigation of variability aware sense amplifier for low power, high speed SRAM

TL;DR: This paper introduces a high speed SA that employs a self correction scheme to greatly minimize its input referred offset, and implemented a CMOS logic- compatible, 4 Kb SRAM macro, in commercial UMC 65nm, using the proposed SA namely, self correcting sense amplifier (SCSA).
References
More filters
Book

Probability, random variables and stochastic processes

TL;DR: This chapter discusses the concept of a Random Variable, the meaning of Probability, and the axioms of probability in terms of Markov Chains and Queueing Theory.
Book

Probability, random variables, and stochastic processes

TL;DR: In this paper, the meaning of probability and random variables are discussed, as well as the axioms of probability, and the concept of a random variable and repeated trials are discussed.
Journal ArticleDOI

What is the Young's Modulus of Silicon?

TL;DR: In this paper, the authors present the best known elasticity data for silicon, both in depth and in a summary form, so that it may be readily accessible to MEMS designers.
Journal ArticleDOI

A spacer patterning technology for nanoscale CMOS

TL;DR: In this article, a spacer patterning technology using a sacrificial layer and a chemical vapor deposition (CVD) spacer layer has been developed, and is demonstrated to achieve sub-7 nm structures with conventional dry etching.
Related Papers (5)