scispace - formally typeset
Journal ArticleDOI

Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI

Ming-Dou Ker
- 01 Jan 1999 - 
- Vol. 46, Iss: 1, pp 173-183
Reads0
Chats0
TLDR
In this paper, a whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits is proposed to provide a real whole chip ESDprotection for submicron CMOS IC's without causing unexpected ESD damage in the internal circuits.
Abstract
A whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits is proposed to provide a real whole-chip ESD protection for submicron CMOS IC's without causing unexpected ESD damage in the internal circuits. The efficient VDD-to-VSS ESD clamp circuit has been designed to provide a low-impedance path between the VDD and VSS power lines of the IC during the ESD-stress condition, but this ESD clamp circuit is kept off when the IC is under its normal operating condition. Due to the parasitic resistance and capacitance along the VDD and VSS power lines, the ESD-protection efficiency is dependent on the pin location on a chip. Therefore, an experimental test chip has been designed and fabricated to build up a special ESD design rule for whole-chip ESD protection in a 0.8-/spl mu/m CMOS technology. This whole-chip ESD protection design has been practically used to rescue a 0.8-/spl mu/m CMOS IC product with a pin-to-pin HBM ESD level from the original level of 0.5 kV to become above 3 kV.

read more

Citations
More filters
Proceedings Article

VHDL modelling of the open short tester

TL;DR: The low cost FPGA realization of Open/Short Test on IC is introduced to reduce the IC test cost and the open short test is selected, because it is the first IC test.
Patent

Double-triggered electrostatic discharge protection circuit

TL;DR: In this article, a double-triggered electrostatic discharge (ESD) protection circuit for coupling with a first voltage source and a second voltage source is proposed. But the circuit is not suitable for ESD clamp devices, as the clamp device can be quickly triggered on to bypass ESD current.
Patent

Series grounded-gate N-channel metal oxide semiconductor (ggNMOS) transistor, preparation method thereof and multiple voltage drain drain (VDD)-voltage source source (VSS) chip

Yibo Jiang, +1 more
TL;DR: In this article, a series grounded-gate N-channel metal oxide semiconductor (ggNMOS) transistor, a preparation method thereof and a multiple voltage drain drain drain (VDD)-voltage source source (VSS) chip are described.
Patent

Series grounded-gate N-channel metal oxide semiconductor (ggNMOS) transistor, preparation method thereof and multiple voltage drain drain (VDD)-voltage source source (VSS) chip

姜一波, +1 more
TL;DR: In this paper, a series grounded-gate N-channel metal oxide semiconductor (ggNMOS) transistor, a preparation method thereof and a multiple voltage drain drain (VDD)-voltage source source (VSS) chip are presented.
Journal ArticleDOI

Comparison of the RC-triggered MOSFET-based ESD clamp circuits for an ultra-low power sensor system

TL;DR: In this article, the RC-triggered MOSFET-based electrostatic discharge (ESD) power clamp was used to conduct ESD from ESD events and not affect the ultra-low power sensor system.
References
More filters
Journal ArticleDOI

The impact of technology scaling on ESD robustness and protection circuit design

TL;DR: In this paper, the trend in ESD robustness as a function of technology scaling, for feature sizes down to 0.25 /spl mu/m, have been experimentally determined using single finger nMOS transistors and full ESD protection circuits.
Proceedings ArticleDOI

Dynamic gate coupling of NMOS for efficient output ESD protection

TL;DR: In this article, a dynamic gate coupling effect that increases the electrostatic discharge (ESD) protection efficiency of NMOS output devices is reported and the design issues for optimum output ESD protection are also discussed.
Proceedings ArticleDOI

Sub-micron chip ESD protection schemes which avoid avalanching junctions

TL;DR: In this article, an array of ESD protection methods have been developed and tested which depend on forward biased diodes and normal MOSFET conduction, which result in parts made in 0.8 and 0.6 /spl mu/m salicided technologies routinely passing their upper division spec. of /spl plusmn/4500 V HBM without any discernible increase in pin leakage.
Proceedings ArticleDOI

Novel clamp circuits for IC power supply protection

TL;DR: In this article, the p-n-p transistor chains are made from floating n-wells in p-substrate CMOS and used for power supply ESD clamps.
Journal ArticleDOI

Internal chip ESD phenomena beyond the protection circuit

TL;DR: In this paper, the issues of protection between V/sub DD/ and V/ sub SS/ are discussed and examples of how protection circuit performance can be sensitive to internal chip layout, independent of its effective design.