scispace - formally typeset
Journal ArticleDOI

A 26 $\mu$ W 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios

TLDR
The fully dynamic design, which is optimized for low-leakage, leads to a standby power consumption of 6 nW and the energy efficiency of this converter can be maintained down to very low sampling rates.
Abstract
This paper presents an asynchronous SAR ADC for flexible, low energy radios. To achieve excellent power efficiency for a relatively moderate resolution, various techniques are introduced to reduce the power consumption: custom-designed 0.5 fF unit capacitors minimize the analog power consumption while asynchronous dynamic logic minimizes the digital power consumption. The variability of the custom-designed capacitors is estimated by a specialized CAD tool and verified by chip measurements. An implemented 8-bit prototype in a 90 nm CMOS technology occupies 228 μm × 240 μm including decoupling capacitors, and achieves an ENOB of 7.77 bit at a sampling frequency of 10.24 MS/s. The power consumption equals 26.3 μW from a 1 V supply, thus resulting in an energy efficiency of 12 fJ/conversion-step. Moreover, the fully dynamic design, which is optimized for low-leakage, leads to a standby power consumption of 6 nW. In that way, the energy efficiency of this converter can be maintained down to very low sampling rates.

read more

Citations
More filters
Journal ArticleDOI

22.4 A 1GS/s 10b 18.9mW time-interleaved SAR ADC with background timing-skew calibration

TL;DR: A time-interleaved (TI) SAR ADC which enables background timing skew calibration without a separate timing reference channel and enhances the conversion speed of each SAR channel and incorporates a flash ADC operating at the full sampling rate of the TI ADC.
Journal ArticleDOI

A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving up to 10.1b ENOB at 2.2 fJ/Conversion-Step

TL;DR: A Data-Driven Noise-Reduction method is introduced to selectively enhance the comparator noise performance in a power-efficient 10/12 bit 40 kS/s SAR ADC for sensor applications.
Proceedings ArticleDOI

A 1.9nJ/b 2.4GHz multistandard (Bluetooth Low Energy/Zigbee/IEEE802.15.6) transceiver for personal/body-area networks

TL;DR: An energy-efficient radio architecture with a suitable LO frequency plan is selected, and several efficiency-enhancement techniques for the critical RF circuits are utilized, and the presented transceiver dissipates only 3.8mW and 4.6mW DC power, while exceeding all of the PHY requirements of above 3 standards.
Journal ArticleDOI

An Injectable 64 nW ECG Mixed-Signal SoC in 65 nm for Arrhythmia Monitoring

TL;DR: A syringe-implantable electrocardiography (ECG) monitoring system is proposed that successfully detecting atrial fibrillation arrhythmia and storing the irregular waveform in memory in experiments using an ECG simulator, a live sheep, and an isolated sheep heart.
Journal ArticleDOI

Energy-Efficient Cooperative Spectrum Sensing: A Survey

TL;DR: This work tries to classify the possible directions in energy efficientCSS and presents a limited set of works introducing new ideas to an energy efficient CSS algorithm.
References
More filters
Journal ArticleDOI

Analog-to-digital converter survey and analysis

TL;DR: The state-of-the-art of ADCs is surveyed, including experimental converters and commercially available parts, and the distribution of resolution versus sampling rate provides insight into ADC performance limitations.
Journal ArticleDOI

All-MOS charge-redistribution analog-to-digital conversion techniques. II

TL;DR: This second paper describes a two-capacitor successive approximation technique which, in contrast to the first, requires considerably less die area, is inherently monotonic in the presence of capacitor ratio errors, and which operates at somewhat lower conversion rate.
Journal ArticleDOI

Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs

TL;DR: In this paper, a review of the analytical and numerical simulation techniques used to study and predict intrinsic parameters fluctuations is presented, and the future challenges that have to be addressed in order to improve the accuracy and the predictive power of the intrinsic fluctuation simulations are also discussed.
Journal ArticleDOI

Full-speed testing of A/D converters

TL;DR: Improved computer-aided analog-to-digital converter (ADC) characterization methods based on the code density test and spectral analysis using the fast Fourier transform are described.
Proceedings ArticleDOI

A 10b 100MS/s 1.13mW SAR ADC with binary-scaled error compensation

TL;DR: This paper reports a 10b SAR ADC that uses binary-scaled DAC networks for settling error compensation and achieves 100MS/s while consuming only 1.13mW.
Related Papers (5)