scispace - formally typeset
R

Ramune Nagisetty

Researcher at Intel

Publications -  27
Citations -  1528

Ramune Nagisetty is an academic researcher from Intel. The author has contributed to research in topics: PMOS logic & NMOS logic. The author has an hindex of 14, co-authored 27 publications receiving 1412 citations. Previous affiliations of Ramune Nagisetty include University of California, Berkeley.

Papers
More filters
Journal ArticleDOI

A 90-nm logic technology featuring strained-silicon

TL;DR: In this paper, a leading-edge 90-nm technology with 1.2-nm physical gate oxide, 45-nm gate length, strained silicon, NiSi, seven layers of Cu interconnects, and low/spl kappa/CDO for high-performance dense logic is presented.
Proceedings ArticleDOI

100 nm gate length high performance/low power CMOS transistor structure

TL;DR: In this paper, the authors report a very high performance 100 nm gate length CMOS transistor structure operating at 1.2-1.5 V and 3 nA/m I/sub OFF.
Proceedings ArticleDOI

An advanced low power, high performance, strained channel 65nm technology

TL;DR: In this article, an advanced low power, strained channel, dual poly CMOS 65nm technology with enhanced transistor performance is presented at 1V and off current of 100nA/mum.
Journal ArticleDOI

Organic Multi-Channel Optoelectronic Sensors for Wearable Health Monitoring

TL;DR: A systematic study of the reflectance oximeter sensor design in terms of component geometry, light emitter and detector spacing, and the use of an optical barrier between the emitters and detector to maximize sensor performance is reported.