scispace - formally typeset
Open AccessJournal ArticleDOI

NORA: a racefree dynamic CMOS technique for pipelined logic structures

N.F. Goncalves, +1 more
- 01 Jun 1983 - 
- Vol. 18, Iss: 3, pp 261-266
TLDR
A new dynamic CMOS technique which is fully racefree, yet has high logic flexibility, and logic inversion is provided, which means higher logic flexibility and less transistors for the same function.
Abstract
Describes a new dynamic CMOS technique which is fully racefree, yet has high logic flexibility. The circuits operate racefree from two clocks /spl phi/ and /spl phi/~ regardless of their overlap time. In contrast to the critical clock skew specification in the conventional CMOS pipelined circuits, the proposed technique imposes no restriction to the amount of clock skew. The main building blocks of the NORA technique are dynamic CMOS and C/SUP 2/MOS logic functions. Static CMOS functions can also be employed. Logic composition rules to mix dynamic CMOS, C/SUP 2/MOS, and conventional CMOS will be presented. Different from Domino technique, logic inversion is also provided. This means higher logic flexibility and less transistors for the same function. The effects of charge redistribution, noise margin, and leakage in the dynamic CMOS blocks are also analyzed. Experimental results show the feasibility of the principles discussed.

read more

Content maybe subject to copyright    Report

Citations
More filters
Proceedings ArticleDOI

Fast scientific computation in CMOS VLSI shared-memory multiprocessors

TL;DR: Algorithmic and technological tradeoffs for fast floating-point arithmetic are presented, together with design issues in tightly-coupled coprocessor interfaces, and system speed-up and potential bottlenecks with shared-memory multiprocessors are presented.
Proceedings ArticleDOI

Low power considerations in the design of pipelined FIR filters

TL;DR: Some design considerations in building deeply pipelined FIR filters using CMOS technology, where the output capacitance and consequently, power and delay, are dominated by the interconnect and clocking scheme which scale with circuit size.
Proceedings ArticleDOI

Synthesis of dual-V/sub T/ dynamic CMOS circuits

TL;DR: A technique for containing the leakage power using two threshold voltages (dual-V/sub T/) in the realization of circuits is proposed and substantial reduction in leakage power has been demonstrated without compromise in performance for both domino and nora style of realizations.
Proceedings ArticleDOI

A BiCMOS dynamic full adder circuit for VLSI implementation of high-speed parallel multipliers using Wallace tree reduction architecture

TL;DR: The authors present a BiCMOS dynamic full adder circuit for VLSI implementation of high-speed parallel multipliers without race problems using a Wallace tree reduction architecture that showed a 6x improvement in speed as compared to a CMOS static circuit.
Proceedings ArticleDOI

A bit-serial realization of a lattice wave digital intermediate frequency filter for mobile radio systems

TL;DR: A custom DSP chip for mobile radio systems like the American IS-54 system is presented and a digital intermediate frequency filter which is intended to replace expensive analog filters is presented.
References
More filters
Journal ArticleDOI

High-speed compact circuits with CMOS

TL;DR: A new circuit type, the CMOS domino circuit, is described, which involves the connection of dynamic CMOS gates in such a way that a single clock edge can be used to turn on all gates in the circuit at once.
Journal ArticleDOI

Clocked CMOS calculator circuitry

TL;DR: A novel circuit technique that has been applied to the world's first CMOS-LSI for a desktop calculator is described in detail.
Journal ArticleDOI

High-density CMOS ROM arrays

TL;DR: The CMOSROMs produced are competitive with NMOS ROMs in both density and speed, yet retain all of the advantages of static CMOS circuits such as 1-/spl mu/W power dissipation, full 2.8-15 V voltage operating range, and full -55/spl deg/C-125/spl Deg/C temperature range.
Proceedings Article

NP-CMOS: A Racefree - Dynamic CMOS Technique for Pipelined Logic Structures

TL;DR: In this paper, a new dynamic CMOS circuit technique using n and p logic trees is presented, which operates race-free from two clocks O and O regardless of their overlap time.
Journal ArticleDOI

High-speed programmable logic arrays in ESFI SOS technology

TL;DR: Exploratory MOS programmable logic arrays (PLA's) operating up to a clock frequency of 22 MHz have been realized and successfully operated as discussed by the authors, and the problems arising with the use of these dynamic logic gates are discussed and different circuits are presented.