scispace - formally typeset
Open AccessJournal ArticleDOI

NORA: a racefree dynamic CMOS technique for pipelined logic structures

N.F. Goncalves, +1 more
- 01 Jun 1983 - 
- Vol. 18, Iss: 3, pp 261-266
TLDR
A new dynamic CMOS technique which is fully racefree, yet has high logic flexibility, and logic inversion is provided, which means higher logic flexibility and less transistors for the same function.
Abstract
Describes a new dynamic CMOS technique which is fully racefree, yet has high logic flexibility. The circuits operate racefree from two clocks /spl phi/ and /spl phi/~ regardless of their overlap time. In contrast to the critical clock skew specification in the conventional CMOS pipelined circuits, the proposed technique imposes no restriction to the amount of clock skew. The main building blocks of the NORA technique are dynamic CMOS and C/SUP 2/MOS logic functions. Static CMOS functions can also be employed. Logic composition rules to mix dynamic CMOS, C/SUP 2/MOS, and conventional CMOS will be presented. Different from Domino technique, logic inversion is also provided. This means higher logic flexibility and less transistors for the same function. The effects of charge redistribution, noise margin, and leakage in the dynamic CMOS blocks are also analyzed. Experimental results show the feasibility of the principles discussed.

read more

Content maybe subject to copyright    Report

Citations
More filters
Proceedings ArticleDOI

Architecting NP-Dynamic Skybridge

TL;DR: This paper introduces a new fine-grained 3D IC fabric technology called NP-Dynamic Skybridge, which enables wide range of logic expressions, simple clocking scheme, and reduces buffer requirements for improved efficiency.
Journal ArticleDOI

Reasoning about the function and timing of integrated circuits with interval temporal logic

TL;DR: In the approach described here, the structures of circuits and their functional behavior are described with interval temporal logic (ITL), and the specifications are expressed in Prolog, and the logical manipulations of the proof process are achieved with the Prolog system.
Patent

Clocked cmos circuit with at least one cmos switch

TL;DR: In this paper, a drive circuit contains a first series combination of the current paths of a first p-channel transistor, a first n-switching transistor, and a second n-channel transistor, with the gate of the first pchannel transistor connected to the current-path junction of the second series combination.
Proceedings ArticleDOI

Synthesis of High Performance Low Power Dynamic CMOS Circuits

TL;DR: This approach has been found to achieve better results with regard to area, delay and power consumption compared to the existing approaches and is envisaged that the synthesized Domino/Nora circuits will be suitable for realizing high-performance and low power circuits.

Three-Dimensional MOS Process Development

TL;DR: This dissertation aims to provide a history of literature in the post-modern era by exploring the role of language and its role in the development of identity.
References
More filters
Journal ArticleDOI

High-speed compact circuits with CMOS

TL;DR: A new circuit type, the CMOS domino circuit, is described, which involves the connection of dynamic CMOS gates in such a way that a single clock edge can be used to turn on all gates in the circuit at once.
Journal ArticleDOI

Clocked CMOS calculator circuitry

TL;DR: A novel circuit technique that has been applied to the world's first CMOS-LSI for a desktop calculator is described in detail.
Journal ArticleDOI

High-density CMOS ROM arrays

TL;DR: The CMOSROMs produced are competitive with NMOS ROMs in both density and speed, yet retain all of the advantages of static CMOS circuits such as 1-/spl mu/W power dissipation, full 2.8-15 V voltage operating range, and full -55/spl deg/C-125/spl Deg/C temperature range.
Proceedings Article

NP-CMOS: A Racefree - Dynamic CMOS Technique for Pipelined Logic Structures

TL;DR: In this paper, a new dynamic CMOS circuit technique using n and p logic trees is presented, which operates race-free from two clocks O and O regardless of their overlap time.
Journal ArticleDOI

High-speed programmable logic arrays in ESFI SOS technology

TL;DR: Exploratory MOS programmable logic arrays (PLA's) operating up to a clock frequency of 22 MHz have been realized and successfully operated as discussed by the authors, and the problems arising with the use of these dynamic logic gates are discussed and different circuits are presented.